14baa9922SRussell King /* 24baa9922SRussell King * arch/arm/include/asm/atomic.h 34baa9922SRussell King * 44baa9922SRussell King * Copyright (C) 1996 Russell King. 54baa9922SRussell King * Copyright (C) 2002 Deep Blue Solutions Ltd. 64baa9922SRussell King * 74baa9922SRussell King * This program is free software; you can redistribute it and/or modify 84baa9922SRussell King * it under the terms of the GNU General Public License version 2 as 94baa9922SRussell King * published by the Free Software Foundation. 104baa9922SRussell King */ 114baa9922SRussell King #ifndef __ASM_ARM_ATOMIC_H 124baa9922SRussell King #define __ASM_ARM_ATOMIC_H 134baa9922SRussell King 144baa9922SRussell King #include <linux/compiler.h> 15f38d999cSWill Deacon #include <linux/prefetch.h> 16ea435467SMatthew Wilcox #include <linux/types.h> 179f97da78SDavid Howells #include <linux/irqflags.h> 189f97da78SDavid Howells #include <asm/barrier.h> 199f97da78SDavid Howells #include <asm/cmpxchg.h> 204baa9922SRussell King 214baa9922SRussell King #define ATOMIC_INIT(i) { (i) } 224baa9922SRussell King 234baa9922SRussell King #ifdef __KERNEL__ 244baa9922SRussell King 25200b812dSCatalin Marinas /* 26200b812dSCatalin Marinas * On ARM, ordinary assignment (str instruction) doesn't clear the local 27200b812dSCatalin Marinas * strex/ldrex monitor on some implementations. The reason we can use it for 28200b812dSCatalin Marinas * atomic_set() is the clrex or dummy strex done on every exception return. 29200b812dSCatalin Marinas */ 3062e8a325SPeter Zijlstra #define atomic_read(v) READ_ONCE((v)->counter) 3162e8a325SPeter Zijlstra #define atomic_set(v,i) WRITE_ONCE(((v)->counter), (i)) 324baa9922SRussell King 334baa9922SRussell King #if __LINUX_ARM_ARCH__ >= 6 344baa9922SRussell King 354baa9922SRussell King /* 364baa9922SRussell King * ARMv6 UP and SMP safe atomic ops. We use load exclusive and 374baa9922SRussell King * store exclusive to ensure that these are atomic. We may loop 38200b812dSCatalin Marinas * to ensure that the update happens. 394baa9922SRussell King */ 40bac4e960SRussell King 41aee9a554SPeter Zijlstra #define ATOMIC_OP(op, c_op, asm_op) \ 42aee9a554SPeter Zijlstra static inline void atomic_##op(int i, atomic_t *v) \ 43aee9a554SPeter Zijlstra { \ 44aee9a554SPeter Zijlstra unsigned long tmp; \ 45aee9a554SPeter Zijlstra int result; \ 46aee9a554SPeter Zijlstra \ 47aee9a554SPeter Zijlstra prefetchw(&v->counter); \ 48aee9a554SPeter Zijlstra __asm__ __volatile__("@ atomic_" #op "\n" \ 49aee9a554SPeter Zijlstra "1: ldrex %0, [%3]\n" \ 50aee9a554SPeter Zijlstra " " #asm_op " %0, %0, %4\n" \ 51aee9a554SPeter Zijlstra " strex %1, %0, [%3]\n" \ 52aee9a554SPeter Zijlstra " teq %1, #0\n" \ 53aee9a554SPeter Zijlstra " bne 1b" \ 54aee9a554SPeter Zijlstra : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) \ 55aee9a554SPeter Zijlstra : "r" (&v->counter), "Ir" (i) \ 56aee9a554SPeter Zijlstra : "cc"); \ 57aee9a554SPeter Zijlstra } \ 58bac4e960SRussell King 59aee9a554SPeter Zijlstra #define ATOMIC_OP_RETURN(op, c_op, asm_op) \ 600ca326deSWill Deacon static inline int atomic_##op##_return_relaxed(int i, atomic_t *v) \ 61aee9a554SPeter Zijlstra { \ 62aee9a554SPeter Zijlstra unsigned long tmp; \ 63aee9a554SPeter Zijlstra int result; \ 64aee9a554SPeter Zijlstra \ 65aee9a554SPeter Zijlstra prefetchw(&v->counter); \ 66aee9a554SPeter Zijlstra \ 67aee9a554SPeter Zijlstra __asm__ __volatile__("@ atomic_" #op "_return\n" \ 68aee9a554SPeter Zijlstra "1: ldrex %0, [%3]\n" \ 69aee9a554SPeter Zijlstra " " #asm_op " %0, %0, %4\n" \ 70aee9a554SPeter Zijlstra " strex %1, %0, [%3]\n" \ 71aee9a554SPeter Zijlstra " teq %1, #0\n" \ 72aee9a554SPeter Zijlstra " bne 1b" \ 73aee9a554SPeter Zijlstra : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) \ 74aee9a554SPeter Zijlstra : "r" (&v->counter), "Ir" (i) \ 75aee9a554SPeter Zijlstra : "cc"); \ 76aee9a554SPeter Zijlstra \ 77aee9a554SPeter Zijlstra return result; \ 784baa9922SRussell King } 794baa9922SRussell King 806da068c1SPeter Zijlstra #define ATOMIC_FETCH_OP(op, c_op, asm_op) \ 816da068c1SPeter Zijlstra static inline int atomic_fetch_##op##_relaxed(int i, atomic_t *v) \ 826da068c1SPeter Zijlstra { \ 836da068c1SPeter Zijlstra unsigned long tmp; \ 846da068c1SPeter Zijlstra int result, val; \ 856da068c1SPeter Zijlstra \ 866da068c1SPeter Zijlstra prefetchw(&v->counter); \ 876da068c1SPeter Zijlstra \ 886da068c1SPeter Zijlstra __asm__ __volatile__("@ atomic_fetch_" #op "\n" \ 896da068c1SPeter Zijlstra "1: ldrex %0, [%4]\n" \ 906da068c1SPeter Zijlstra " " #asm_op " %1, %0, %5\n" \ 916da068c1SPeter Zijlstra " strex %2, %1, [%4]\n" \ 926da068c1SPeter Zijlstra " teq %2, #0\n" \ 936da068c1SPeter Zijlstra " bne 1b" \ 946da068c1SPeter Zijlstra : "=&r" (result), "=&r" (val), "=&r" (tmp), "+Qo" (v->counter) \ 956da068c1SPeter Zijlstra : "r" (&v->counter), "Ir" (i) \ 966da068c1SPeter Zijlstra : "cc"); \ 976da068c1SPeter Zijlstra \ 986da068c1SPeter Zijlstra return result; \ 996da068c1SPeter Zijlstra } 1006da068c1SPeter Zijlstra 1010ca326deSWill Deacon #define atomic_add_return_relaxed atomic_add_return_relaxed 1020ca326deSWill Deacon #define atomic_sub_return_relaxed atomic_sub_return_relaxed 1036da068c1SPeter Zijlstra #define atomic_fetch_add_relaxed atomic_fetch_add_relaxed 1046da068c1SPeter Zijlstra #define atomic_fetch_sub_relaxed atomic_fetch_sub_relaxed 1056da068c1SPeter Zijlstra 1066da068c1SPeter Zijlstra #define atomic_fetch_and_relaxed atomic_fetch_and_relaxed 1076da068c1SPeter Zijlstra #define atomic_fetch_andnot_relaxed atomic_fetch_andnot_relaxed 1086da068c1SPeter Zijlstra #define atomic_fetch_or_relaxed atomic_fetch_or_relaxed 1096da068c1SPeter Zijlstra #define atomic_fetch_xor_relaxed atomic_fetch_xor_relaxed 1100ca326deSWill Deacon 1110ca326deSWill Deacon static inline int atomic_cmpxchg_relaxed(atomic_t *ptr, int old, int new) 1124baa9922SRussell King { 1134dcc1cf7SChen Gang int oldval; 1144dcc1cf7SChen Gang unsigned long res; 1154baa9922SRussell King 116c32ffce0SWill Deacon prefetchw(&ptr->counter); 117bac4e960SRussell King 1184baa9922SRussell King do { 1194baa9922SRussell King __asm__ __volatile__("@ atomic_cmpxchg\n" 120398aa668SWill Deacon "ldrex %1, [%3]\n" 1214baa9922SRussell King "mov %0, #0\n" 122398aa668SWill Deacon "teq %1, %4\n" 123398aa668SWill Deacon "strexeq %0, %5, [%3]\n" 124398aa668SWill Deacon : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter) 1254baa9922SRussell King : "r" (&ptr->counter), "Ir" (old), "r" (new) 1264baa9922SRussell King : "cc"); 1274baa9922SRussell King } while (res); 1284baa9922SRussell King 1294baa9922SRussell King return oldval; 1304baa9922SRussell King } 1310ca326deSWill Deacon #define atomic_cmpxchg_relaxed atomic_cmpxchg_relaxed 1324baa9922SRussell King 133bfc18e38SMark Rutland static inline int atomic_fetch_add_unless(atomic_t *v, int a, int u) 134db38ee87SWill Deacon { 135db38ee87SWill Deacon int oldval, newval; 136db38ee87SWill Deacon unsigned long tmp; 137db38ee87SWill Deacon 138db38ee87SWill Deacon smp_mb(); 139db38ee87SWill Deacon prefetchw(&v->counter); 140db38ee87SWill Deacon 141db38ee87SWill Deacon __asm__ __volatile__ ("@ atomic_add_unless\n" 142db38ee87SWill Deacon "1: ldrex %0, [%4]\n" 143db38ee87SWill Deacon " teq %0, %5\n" 144db38ee87SWill Deacon " beq 2f\n" 145db38ee87SWill Deacon " add %1, %0, %6\n" 146db38ee87SWill Deacon " strex %2, %1, [%4]\n" 147db38ee87SWill Deacon " teq %2, #0\n" 148db38ee87SWill Deacon " bne 1b\n" 149db38ee87SWill Deacon "2:" 150db38ee87SWill Deacon : "=&r" (oldval), "=&r" (newval), "=&r" (tmp), "+Qo" (v->counter) 151db38ee87SWill Deacon : "r" (&v->counter), "r" (u), "r" (a) 152db38ee87SWill Deacon : "cc"); 153db38ee87SWill Deacon 154db38ee87SWill Deacon if (oldval != u) 155db38ee87SWill Deacon smp_mb(); 156db38ee87SWill Deacon 157db38ee87SWill Deacon return oldval; 158db38ee87SWill Deacon } 159eccc2da8SMark Rutland #define atomic_fetch_add_unless atomic_fetch_add_unless 160db38ee87SWill Deacon 1614baa9922SRussell King #else /* ARM_ARCH_6 */ 1624baa9922SRussell King 1634baa9922SRussell King #ifdef CONFIG_SMP 1644baa9922SRussell King #error SMP not supported on pre-ARMv6 CPUs 1654baa9922SRussell King #endif 1664baa9922SRussell King 167aee9a554SPeter Zijlstra #define ATOMIC_OP(op, c_op, asm_op) \ 168aee9a554SPeter Zijlstra static inline void atomic_##op(int i, atomic_t *v) \ 169aee9a554SPeter Zijlstra { \ 170aee9a554SPeter Zijlstra unsigned long flags; \ 171aee9a554SPeter Zijlstra \ 172aee9a554SPeter Zijlstra raw_local_irq_save(flags); \ 173aee9a554SPeter Zijlstra v->counter c_op i; \ 174aee9a554SPeter Zijlstra raw_local_irq_restore(flags); \ 175aee9a554SPeter Zijlstra } \ 1764baa9922SRussell King 177aee9a554SPeter Zijlstra #define ATOMIC_OP_RETURN(op, c_op, asm_op) \ 178aee9a554SPeter Zijlstra static inline int atomic_##op##_return(int i, atomic_t *v) \ 179aee9a554SPeter Zijlstra { \ 180aee9a554SPeter Zijlstra unsigned long flags; \ 181aee9a554SPeter Zijlstra int val; \ 182aee9a554SPeter Zijlstra \ 183aee9a554SPeter Zijlstra raw_local_irq_save(flags); \ 184aee9a554SPeter Zijlstra v->counter c_op i; \ 185aee9a554SPeter Zijlstra val = v->counter; \ 186aee9a554SPeter Zijlstra raw_local_irq_restore(flags); \ 187aee9a554SPeter Zijlstra \ 188aee9a554SPeter Zijlstra return val; \ 1894baa9922SRussell King } 1904baa9922SRussell King 1916da068c1SPeter Zijlstra #define ATOMIC_FETCH_OP(op, c_op, asm_op) \ 1926da068c1SPeter Zijlstra static inline int atomic_fetch_##op(int i, atomic_t *v) \ 1936da068c1SPeter Zijlstra { \ 1946da068c1SPeter Zijlstra unsigned long flags; \ 1956da068c1SPeter Zijlstra int val; \ 1966da068c1SPeter Zijlstra \ 1976da068c1SPeter Zijlstra raw_local_irq_save(flags); \ 1986da068c1SPeter Zijlstra val = v->counter; \ 1996da068c1SPeter Zijlstra v->counter c_op i; \ 2006da068c1SPeter Zijlstra raw_local_irq_restore(flags); \ 2016da068c1SPeter Zijlstra \ 2026da068c1SPeter Zijlstra return val; \ 2036da068c1SPeter Zijlstra } 2046da068c1SPeter Zijlstra 2054baa9922SRussell King static inline int atomic_cmpxchg(atomic_t *v, int old, int new) 2064baa9922SRussell King { 2074baa9922SRussell King int ret; 2084baa9922SRussell King unsigned long flags; 2094baa9922SRussell King 2104baa9922SRussell King raw_local_irq_save(flags); 2114baa9922SRussell King ret = v->counter; 2124baa9922SRussell King if (likely(ret == old)) 2134baa9922SRussell King v->counter = new; 2144baa9922SRussell King raw_local_irq_restore(flags); 2154baa9922SRussell King 2164baa9922SRussell King return ret; 2174baa9922SRussell King } 2184baa9922SRussell King 219db38ee87SWill Deacon #endif /* __LINUX_ARM_ARCH__ */ 220db38ee87SWill Deacon 221aee9a554SPeter Zijlstra #define ATOMIC_OPS(op, c_op, asm_op) \ 222aee9a554SPeter Zijlstra ATOMIC_OP(op, c_op, asm_op) \ 2236da068c1SPeter Zijlstra ATOMIC_OP_RETURN(op, c_op, asm_op) \ 2246da068c1SPeter Zijlstra ATOMIC_FETCH_OP(op, c_op, asm_op) 225aee9a554SPeter Zijlstra 226aee9a554SPeter Zijlstra ATOMIC_OPS(add, +=, add) 227aee9a554SPeter Zijlstra ATOMIC_OPS(sub, -=, sub) 228aee9a554SPeter Zijlstra 22912589790SPeter Zijlstra #define atomic_andnot atomic_andnot 23012589790SPeter Zijlstra 2316da068c1SPeter Zijlstra #undef ATOMIC_OPS 2326da068c1SPeter Zijlstra #define ATOMIC_OPS(op, c_op, asm_op) \ 2336da068c1SPeter Zijlstra ATOMIC_OP(op, c_op, asm_op) \ 2346da068c1SPeter Zijlstra ATOMIC_FETCH_OP(op, c_op, asm_op) 2356da068c1SPeter Zijlstra 2366da068c1SPeter Zijlstra ATOMIC_OPS(and, &=, and) 2376da068c1SPeter Zijlstra ATOMIC_OPS(andnot, &= ~, bic) 2386da068c1SPeter Zijlstra ATOMIC_OPS(or, |=, orr) 2396da068c1SPeter Zijlstra ATOMIC_OPS(xor, ^=, eor) 24012589790SPeter Zijlstra 241aee9a554SPeter Zijlstra #undef ATOMIC_OPS 2426da068c1SPeter Zijlstra #undef ATOMIC_FETCH_OP 243aee9a554SPeter Zijlstra #undef ATOMIC_OP_RETURN 244aee9a554SPeter Zijlstra #undef ATOMIC_OP 245aee9a554SPeter Zijlstra 246db38ee87SWill Deacon #define atomic_xchg(v, new) (xchg(&((v)->counter), new)) 247db38ee87SWill Deacon 248bac4e960SRussell King #define atomic_inc(v) atomic_add(1, v) 249bac4e960SRussell King #define atomic_dec(v) atomic_sub(1, v) 2504baa9922SRussell King 2514baa9922SRussell King #define atomic_inc_and_test(v) (atomic_add_return(1, v) == 0) 2524baa9922SRussell King #define atomic_dec_and_test(v) (atomic_sub_return(1, v) == 0) 2536e490b01SWill Deacon #define atomic_inc_return_relaxed(v) (atomic_add_return_relaxed(1, v)) 2546e490b01SWill Deacon #define atomic_dec_return_relaxed(v) (atomic_sub_return_relaxed(1, v)) 2554baa9922SRussell King #define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0) 2564baa9922SRussell King 2574baa9922SRussell King #define atomic_add_negative(i,v) (atomic_add_return(i, v) < 0) 2584baa9922SRussell King 25924b44a66SWill Deacon #ifndef CONFIG_GENERIC_ATOMIC64 26024b44a66SWill Deacon typedef struct { 261237f1233SChen Gang long long counter; 26224b44a66SWill Deacon } atomic64_t; 26324b44a66SWill Deacon 26424b44a66SWill Deacon #define ATOMIC64_INIT(i) { (i) } 26524b44a66SWill Deacon 2664fd75911SWill Deacon #ifdef CONFIG_ARM_LPAE 267237f1233SChen Gang static inline long long atomic64_read(const atomic64_t *v) 2684fd75911SWill Deacon { 269237f1233SChen Gang long long result; 2704fd75911SWill Deacon 2714fd75911SWill Deacon __asm__ __volatile__("@ atomic64_read\n" 2724fd75911SWill Deacon " ldrd %0, %H0, [%1]" 2734fd75911SWill Deacon : "=&r" (result) 2744fd75911SWill Deacon : "r" (&v->counter), "Qo" (v->counter) 2754fd75911SWill Deacon ); 2764fd75911SWill Deacon 2774fd75911SWill Deacon return result; 2784fd75911SWill Deacon } 2794fd75911SWill Deacon 280237f1233SChen Gang static inline void atomic64_set(atomic64_t *v, long long i) 2814fd75911SWill Deacon { 2824fd75911SWill Deacon __asm__ __volatile__("@ atomic64_set\n" 2834fd75911SWill Deacon " strd %2, %H2, [%1]" 2844fd75911SWill Deacon : "=Qo" (v->counter) 2854fd75911SWill Deacon : "r" (&v->counter), "r" (i) 2864fd75911SWill Deacon ); 2874fd75911SWill Deacon } 2884fd75911SWill Deacon #else 289237f1233SChen Gang static inline long long atomic64_read(const atomic64_t *v) 29024b44a66SWill Deacon { 291237f1233SChen Gang long long result; 29224b44a66SWill Deacon 29324b44a66SWill Deacon __asm__ __volatile__("@ atomic64_read\n" 29424b44a66SWill Deacon " ldrexd %0, %H0, [%1]" 29524b44a66SWill Deacon : "=&r" (result) 296398aa668SWill Deacon : "r" (&v->counter), "Qo" (v->counter) 29724b44a66SWill Deacon ); 29824b44a66SWill Deacon 29924b44a66SWill Deacon return result; 30024b44a66SWill Deacon } 30124b44a66SWill Deacon 302237f1233SChen Gang static inline void atomic64_set(atomic64_t *v, long long i) 30324b44a66SWill Deacon { 304237f1233SChen Gang long long tmp; 30524b44a66SWill Deacon 306f38d999cSWill Deacon prefetchw(&v->counter); 30724b44a66SWill Deacon __asm__ __volatile__("@ atomic64_set\n" 308398aa668SWill Deacon "1: ldrexd %0, %H0, [%2]\n" 309398aa668SWill Deacon " strexd %0, %3, %H3, [%2]\n" 31024b44a66SWill Deacon " teq %0, #0\n" 31124b44a66SWill Deacon " bne 1b" 312398aa668SWill Deacon : "=&r" (tmp), "=Qo" (v->counter) 31324b44a66SWill Deacon : "r" (&v->counter), "r" (i) 31424b44a66SWill Deacon : "cc"); 31524b44a66SWill Deacon } 3164fd75911SWill Deacon #endif 31724b44a66SWill Deacon 318aee9a554SPeter Zijlstra #define ATOMIC64_OP(op, op1, op2) \ 319aee9a554SPeter Zijlstra static inline void atomic64_##op(long long i, atomic64_t *v) \ 320aee9a554SPeter Zijlstra { \ 321aee9a554SPeter Zijlstra long long result; \ 322aee9a554SPeter Zijlstra unsigned long tmp; \ 323aee9a554SPeter Zijlstra \ 324aee9a554SPeter Zijlstra prefetchw(&v->counter); \ 325aee9a554SPeter Zijlstra __asm__ __volatile__("@ atomic64_" #op "\n" \ 326aee9a554SPeter Zijlstra "1: ldrexd %0, %H0, [%3]\n" \ 327aee9a554SPeter Zijlstra " " #op1 " %Q0, %Q0, %Q4\n" \ 328aee9a554SPeter Zijlstra " " #op2 " %R0, %R0, %R4\n" \ 329aee9a554SPeter Zijlstra " strexd %1, %0, %H0, [%3]\n" \ 330aee9a554SPeter Zijlstra " teq %1, #0\n" \ 331aee9a554SPeter Zijlstra " bne 1b" \ 332aee9a554SPeter Zijlstra : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) \ 333aee9a554SPeter Zijlstra : "r" (&v->counter), "r" (i) \ 334aee9a554SPeter Zijlstra : "cc"); \ 335aee9a554SPeter Zijlstra } \ 33624b44a66SWill Deacon 337aee9a554SPeter Zijlstra #define ATOMIC64_OP_RETURN(op, op1, op2) \ 3380ca326deSWill Deacon static inline long long \ 3390ca326deSWill Deacon atomic64_##op##_return_relaxed(long long i, atomic64_t *v) \ 340aee9a554SPeter Zijlstra { \ 341aee9a554SPeter Zijlstra long long result; \ 342aee9a554SPeter Zijlstra unsigned long tmp; \ 343aee9a554SPeter Zijlstra \ 344aee9a554SPeter Zijlstra prefetchw(&v->counter); \ 345aee9a554SPeter Zijlstra \ 346aee9a554SPeter Zijlstra __asm__ __volatile__("@ atomic64_" #op "_return\n" \ 347aee9a554SPeter Zijlstra "1: ldrexd %0, %H0, [%3]\n" \ 348aee9a554SPeter Zijlstra " " #op1 " %Q0, %Q0, %Q4\n" \ 349aee9a554SPeter Zijlstra " " #op2 " %R0, %R0, %R4\n" \ 350aee9a554SPeter Zijlstra " strexd %1, %0, %H0, [%3]\n" \ 351aee9a554SPeter Zijlstra " teq %1, #0\n" \ 352aee9a554SPeter Zijlstra " bne 1b" \ 353aee9a554SPeter Zijlstra : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) \ 354aee9a554SPeter Zijlstra : "r" (&v->counter), "r" (i) \ 355aee9a554SPeter Zijlstra : "cc"); \ 356aee9a554SPeter Zijlstra \ 357aee9a554SPeter Zijlstra return result; \ 35824b44a66SWill Deacon } 35924b44a66SWill Deacon 3606da068c1SPeter Zijlstra #define ATOMIC64_FETCH_OP(op, op1, op2) \ 3616da068c1SPeter Zijlstra static inline long long \ 3626da068c1SPeter Zijlstra atomic64_fetch_##op##_relaxed(long long i, atomic64_t *v) \ 3636da068c1SPeter Zijlstra { \ 3646da068c1SPeter Zijlstra long long result, val; \ 3656da068c1SPeter Zijlstra unsigned long tmp; \ 3666da068c1SPeter Zijlstra \ 3676da068c1SPeter Zijlstra prefetchw(&v->counter); \ 3686da068c1SPeter Zijlstra \ 3696da068c1SPeter Zijlstra __asm__ __volatile__("@ atomic64_fetch_" #op "\n" \ 3706da068c1SPeter Zijlstra "1: ldrexd %0, %H0, [%4]\n" \ 3716da068c1SPeter Zijlstra " " #op1 " %Q1, %Q0, %Q5\n" \ 3726da068c1SPeter Zijlstra " " #op2 " %R1, %R0, %R5\n" \ 3736da068c1SPeter Zijlstra " strexd %2, %1, %H1, [%4]\n" \ 3746da068c1SPeter Zijlstra " teq %2, #0\n" \ 3756da068c1SPeter Zijlstra " bne 1b" \ 3766da068c1SPeter Zijlstra : "=&r" (result), "=&r" (val), "=&r" (tmp), "+Qo" (v->counter) \ 3776da068c1SPeter Zijlstra : "r" (&v->counter), "r" (i) \ 3786da068c1SPeter Zijlstra : "cc"); \ 3796da068c1SPeter Zijlstra \ 3806da068c1SPeter Zijlstra return result; \ 3816da068c1SPeter Zijlstra } 3826da068c1SPeter Zijlstra 383aee9a554SPeter Zijlstra #define ATOMIC64_OPS(op, op1, op2) \ 384aee9a554SPeter Zijlstra ATOMIC64_OP(op, op1, op2) \ 3856da068c1SPeter Zijlstra ATOMIC64_OP_RETURN(op, op1, op2) \ 3866da068c1SPeter Zijlstra ATOMIC64_FETCH_OP(op, op1, op2) 38724b44a66SWill Deacon 388aee9a554SPeter Zijlstra ATOMIC64_OPS(add, adds, adc) 389aee9a554SPeter Zijlstra ATOMIC64_OPS(sub, subs, sbc) 39024b44a66SWill Deacon 3910ca326deSWill Deacon #define atomic64_add_return_relaxed atomic64_add_return_relaxed 3920ca326deSWill Deacon #define atomic64_sub_return_relaxed atomic64_sub_return_relaxed 3936da068c1SPeter Zijlstra #define atomic64_fetch_add_relaxed atomic64_fetch_add_relaxed 3946da068c1SPeter Zijlstra #define atomic64_fetch_sub_relaxed atomic64_fetch_sub_relaxed 3956da068c1SPeter Zijlstra 3966da068c1SPeter Zijlstra #undef ATOMIC64_OPS 3976da068c1SPeter Zijlstra #define ATOMIC64_OPS(op, op1, op2) \ 3986da068c1SPeter Zijlstra ATOMIC64_OP(op, op1, op2) \ 3996da068c1SPeter Zijlstra ATOMIC64_FETCH_OP(op, op1, op2) 4000ca326deSWill Deacon 40112589790SPeter Zijlstra #define atomic64_andnot atomic64_andnot 40212589790SPeter Zijlstra 4036da068c1SPeter Zijlstra ATOMIC64_OPS(and, and, and) 4046da068c1SPeter Zijlstra ATOMIC64_OPS(andnot, bic, bic) 4056da068c1SPeter Zijlstra ATOMIC64_OPS(or, orr, orr) 4066da068c1SPeter Zijlstra ATOMIC64_OPS(xor, eor, eor) 4076da068c1SPeter Zijlstra 4086da068c1SPeter Zijlstra #define atomic64_fetch_and_relaxed atomic64_fetch_and_relaxed 4096da068c1SPeter Zijlstra #define atomic64_fetch_andnot_relaxed atomic64_fetch_andnot_relaxed 4106da068c1SPeter Zijlstra #define atomic64_fetch_or_relaxed atomic64_fetch_or_relaxed 4116da068c1SPeter Zijlstra #define atomic64_fetch_xor_relaxed atomic64_fetch_xor_relaxed 41212589790SPeter Zijlstra 413aee9a554SPeter Zijlstra #undef ATOMIC64_OPS 4146da068c1SPeter Zijlstra #undef ATOMIC64_FETCH_OP 415aee9a554SPeter Zijlstra #undef ATOMIC64_OP_RETURN 416aee9a554SPeter Zijlstra #undef ATOMIC64_OP 41724b44a66SWill Deacon 4180ca326deSWill Deacon static inline long long 4190ca326deSWill Deacon atomic64_cmpxchg_relaxed(atomic64_t *ptr, long long old, long long new) 42024b44a66SWill Deacon { 421237f1233SChen Gang long long oldval; 42224b44a66SWill Deacon unsigned long res; 42324b44a66SWill Deacon 424c32ffce0SWill Deacon prefetchw(&ptr->counter); 42524b44a66SWill Deacon 42624b44a66SWill Deacon do { 42724b44a66SWill Deacon __asm__ __volatile__("@ atomic64_cmpxchg\n" 428398aa668SWill Deacon "ldrexd %1, %H1, [%3]\n" 42924b44a66SWill Deacon "mov %0, #0\n" 430398aa668SWill Deacon "teq %1, %4\n" 431398aa668SWill Deacon "teqeq %H1, %H4\n" 432398aa668SWill Deacon "strexdeq %0, %5, %H5, [%3]" 433398aa668SWill Deacon : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter) 43424b44a66SWill Deacon : "r" (&ptr->counter), "r" (old), "r" (new) 43524b44a66SWill Deacon : "cc"); 43624b44a66SWill Deacon } while (res); 43724b44a66SWill Deacon 43824b44a66SWill Deacon return oldval; 43924b44a66SWill Deacon } 4400ca326deSWill Deacon #define atomic64_cmpxchg_relaxed atomic64_cmpxchg_relaxed 44124b44a66SWill Deacon 4420ca326deSWill Deacon static inline long long atomic64_xchg_relaxed(atomic64_t *ptr, long long new) 44324b44a66SWill Deacon { 444237f1233SChen Gang long long result; 44524b44a66SWill Deacon unsigned long tmp; 44624b44a66SWill Deacon 447c32ffce0SWill Deacon prefetchw(&ptr->counter); 44824b44a66SWill Deacon 44924b44a66SWill Deacon __asm__ __volatile__("@ atomic64_xchg\n" 450398aa668SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 451398aa668SWill Deacon " strexd %1, %4, %H4, [%3]\n" 45224b44a66SWill Deacon " teq %1, #0\n" 45324b44a66SWill Deacon " bne 1b" 454398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (ptr->counter) 45524b44a66SWill Deacon : "r" (&ptr->counter), "r" (new) 45624b44a66SWill Deacon : "cc"); 45724b44a66SWill Deacon 45824b44a66SWill Deacon return result; 45924b44a66SWill Deacon } 4600ca326deSWill Deacon #define atomic64_xchg_relaxed atomic64_xchg_relaxed 46124b44a66SWill Deacon 462237f1233SChen Gang static inline long long atomic64_dec_if_positive(atomic64_t *v) 46324b44a66SWill Deacon { 464237f1233SChen Gang long long result; 46524b44a66SWill Deacon unsigned long tmp; 46624b44a66SWill Deacon 46724b44a66SWill Deacon smp_mb(); 468c32ffce0SWill Deacon prefetchw(&v->counter); 46924b44a66SWill Deacon 47024b44a66SWill Deacon __asm__ __volatile__("@ atomic64_dec_if_positive\n" 471398aa668SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 4722245f924SVictor Kamensky " subs %Q0, %Q0, #1\n" 4732245f924SVictor Kamensky " sbc %R0, %R0, #0\n" 4742245f924SVictor Kamensky " teq %R0, #0\n" 47524b44a66SWill Deacon " bmi 2f\n" 476398aa668SWill Deacon " strexd %1, %0, %H0, [%3]\n" 47724b44a66SWill Deacon " teq %1, #0\n" 47824b44a66SWill Deacon " bne 1b\n" 47924b44a66SWill Deacon "2:" 480398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 48124b44a66SWill Deacon : "r" (&v->counter) 48224b44a66SWill Deacon : "cc"); 48324b44a66SWill Deacon 48424b44a66SWill Deacon smp_mb(); 48524b44a66SWill Deacon 48624b44a66SWill Deacon return result; 48724b44a66SWill Deacon } 48824b44a66SWill Deacon 489*fee8ca9fSMark Rutland static inline long long atomic64_fetch_add_unless(atomic64_t *v, long long a, 490*fee8ca9fSMark Rutland long long u) 49124b44a66SWill Deacon { 492*fee8ca9fSMark Rutland long long oldval, newval; 49324b44a66SWill Deacon unsigned long tmp; 49424b44a66SWill Deacon 49524b44a66SWill Deacon smp_mb(); 496c32ffce0SWill Deacon prefetchw(&v->counter); 49724b44a66SWill Deacon 49824b44a66SWill Deacon __asm__ __volatile__("@ atomic64_add_unless\n" 499398aa668SWill Deacon "1: ldrexd %0, %H0, [%4]\n" 500398aa668SWill Deacon " teq %0, %5\n" 501398aa668SWill Deacon " teqeq %H0, %H5\n" 50224b44a66SWill Deacon " beq 2f\n" 503*fee8ca9fSMark Rutland " adds %Q1, %Q0, %Q6\n" 504*fee8ca9fSMark Rutland " adc %R1, %R0, %R6\n" 505*fee8ca9fSMark Rutland " strexd %2, %1, %H1, [%4]\n" 50624b44a66SWill Deacon " teq %2, #0\n" 50724b44a66SWill Deacon " bne 1b\n" 50824b44a66SWill Deacon "2:" 509*fee8ca9fSMark Rutland : "=&r" (oldval), "=&r" (newval), "=&r" (tmp), "+Qo" (v->counter) 51024b44a66SWill Deacon : "r" (&v->counter), "r" (u), "r" (a) 51124b44a66SWill Deacon : "cc"); 51224b44a66SWill Deacon 513*fee8ca9fSMark Rutland if (oldval != u) 51424b44a66SWill Deacon smp_mb(); 51524b44a66SWill Deacon 516*fee8ca9fSMark Rutland return oldval; 51724b44a66SWill Deacon } 518*fee8ca9fSMark Rutland #define atomic64_fetch_add_unless atomic64_fetch_add_unless 51924b44a66SWill Deacon 52024b44a66SWill Deacon #define atomic64_add_negative(a, v) (atomic64_add_return((a), (v)) < 0) 52124b44a66SWill Deacon #define atomic64_inc(v) atomic64_add(1LL, (v)) 5226e490b01SWill Deacon #define atomic64_inc_return_relaxed(v) atomic64_add_return_relaxed(1LL, (v)) 52324b44a66SWill Deacon #define atomic64_inc_and_test(v) (atomic64_inc_return(v) == 0) 52424b44a66SWill Deacon #define atomic64_sub_and_test(a, v) (atomic64_sub_return((a), (v)) == 0) 52524b44a66SWill Deacon #define atomic64_dec(v) atomic64_sub(1LL, (v)) 5266e490b01SWill Deacon #define atomic64_dec_return_relaxed(v) atomic64_sub_return_relaxed(1LL, (v)) 52724b44a66SWill Deacon #define atomic64_dec_and_test(v) (atomic64_dec_return((v)) == 0) 52824b44a66SWill Deacon 5297847777aSArun Sharma #endif /* !CONFIG_GENERIC_ATOMIC64 */ 5304baa9922SRussell King #endif 5314baa9922SRussell King #endif 532