14baa9922SRussell King /* 24baa9922SRussell King * arch/arm/include/asm/atomic.h 34baa9922SRussell King * 44baa9922SRussell King * Copyright (C) 1996 Russell King. 54baa9922SRussell King * Copyright (C) 2002 Deep Blue Solutions Ltd. 64baa9922SRussell King * 74baa9922SRussell King * This program is free software; you can redistribute it and/or modify 84baa9922SRussell King * it under the terms of the GNU General Public License version 2 as 94baa9922SRussell King * published by the Free Software Foundation. 104baa9922SRussell King */ 114baa9922SRussell King #ifndef __ASM_ARM_ATOMIC_H 124baa9922SRussell King #define __ASM_ARM_ATOMIC_H 134baa9922SRussell King 144baa9922SRussell King #include <linux/compiler.h> 15*f38d999cSWill Deacon #include <linux/prefetch.h> 16ea435467SMatthew Wilcox #include <linux/types.h> 179f97da78SDavid Howells #include <linux/irqflags.h> 189f97da78SDavid Howells #include <asm/barrier.h> 199f97da78SDavid Howells #include <asm/cmpxchg.h> 204baa9922SRussell King 214baa9922SRussell King #define ATOMIC_INIT(i) { (i) } 224baa9922SRussell King 234baa9922SRussell King #ifdef __KERNEL__ 244baa9922SRussell King 25200b812dSCatalin Marinas /* 26200b812dSCatalin Marinas * On ARM, ordinary assignment (str instruction) doesn't clear the local 27200b812dSCatalin Marinas * strex/ldrex monitor on some implementations. The reason we can use it for 28200b812dSCatalin Marinas * atomic_set() is the clrex or dummy strex done on every exception return. 29200b812dSCatalin Marinas */ 30f3d46f9dSAnton Blanchard #define atomic_read(v) (*(volatile int *)&(v)->counter) 31200b812dSCatalin Marinas #define atomic_set(v,i) (((v)->counter) = (i)) 324baa9922SRussell King 334baa9922SRussell King #if __LINUX_ARM_ARCH__ >= 6 344baa9922SRussell King 354baa9922SRussell King /* 364baa9922SRussell King * ARMv6 UP and SMP safe atomic ops. We use load exclusive and 374baa9922SRussell King * store exclusive to ensure that these are atomic. We may loop 38200b812dSCatalin Marinas * to ensure that the update happens. 394baa9922SRussell King */ 40bac4e960SRussell King static inline void atomic_add(int i, atomic_t *v) 41bac4e960SRussell King { 42bac4e960SRussell King unsigned long tmp; 43bac4e960SRussell King int result; 44bac4e960SRussell King 45*f38d999cSWill Deacon prefetchw(&v->counter); 46bac4e960SRussell King __asm__ __volatile__("@ atomic_add\n" 47398aa668SWill Deacon "1: ldrex %0, [%3]\n" 48398aa668SWill Deacon " add %0, %0, %4\n" 49398aa668SWill Deacon " strex %1, %0, [%3]\n" 50bac4e960SRussell King " teq %1, #0\n" 51bac4e960SRussell King " bne 1b" 52398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 53bac4e960SRussell King : "r" (&v->counter), "Ir" (i) 54bac4e960SRussell King : "cc"); 55bac4e960SRussell King } 56bac4e960SRussell King 574baa9922SRussell King static inline int atomic_add_return(int i, atomic_t *v) 584baa9922SRussell King { 594baa9922SRussell King unsigned long tmp; 604baa9922SRussell King int result; 614baa9922SRussell King 62bac4e960SRussell King smp_mb(); 63bac4e960SRussell King 644baa9922SRussell King __asm__ __volatile__("@ atomic_add_return\n" 65398aa668SWill Deacon "1: ldrex %0, [%3]\n" 66398aa668SWill Deacon " add %0, %0, %4\n" 67398aa668SWill Deacon " strex %1, %0, [%3]\n" 684baa9922SRussell King " teq %1, #0\n" 694baa9922SRussell King " bne 1b" 70398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 714baa9922SRussell King : "r" (&v->counter), "Ir" (i) 724baa9922SRussell King : "cc"); 734baa9922SRussell King 74bac4e960SRussell King smp_mb(); 75bac4e960SRussell King 764baa9922SRussell King return result; 774baa9922SRussell King } 784baa9922SRussell King 79bac4e960SRussell King static inline void atomic_sub(int i, atomic_t *v) 80bac4e960SRussell King { 81bac4e960SRussell King unsigned long tmp; 82bac4e960SRussell King int result; 83bac4e960SRussell King 84*f38d999cSWill Deacon prefetchw(&v->counter); 85bac4e960SRussell King __asm__ __volatile__("@ atomic_sub\n" 86398aa668SWill Deacon "1: ldrex %0, [%3]\n" 87398aa668SWill Deacon " sub %0, %0, %4\n" 88398aa668SWill Deacon " strex %1, %0, [%3]\n" 89bac4e960SRussell King " teq %1, #0\n" 90bac4e960SRussell King " bne 1b" 91398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 92bac4e960SRussell King : "r" (&v->counter), "Ir" (i) 93bac4e960SRussell King : "cc"); 94bac4e960SRussell King } 95bac4e960SRussell King 964baa9922SRussell King static inline int atomic_sub_return(int i, atomic_t *v) 974baa9922SRussell King { 984baa9922SRussell King unsigned long tmp; 994baa9922SRussell King int result; 1004baa9922SRussell King 101bac4e960SRussell King smp_mb(); 102bac4e960SRussell King 1034baa9922SRussell King __asm__ __volatile__("@ atomic_sub_return\n" 104398aa668SWill Deacon "1: ldrex %0, [%3]\n" 105398aa668SWill Deacon " sub %0, %0, %4\n" 106398aa668SWill Deacon " strex %1, %0, [%3]\n" 1074baa9922SRussell King " teq %1, #0\n" 1084baa9922SRussell King " bne 1b" 109398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 1104baa9922SRussell King : "r" (&v->counter), "Ir" (i) 1114baa9922SRussell King : "cc"); 1124baa9922SRussell King 113bac4e960SRussell King smp_mb(); 114bac4e960SRussell King 1154baa9922SRussell King return result; 1164baa9922SRussell King } 1174baa9922SRussell King 1184baa9922SRussell King static inline int atomic_cmpxchg(atomic_t *ptr, int old, int new) 1194baa9922SRussell King { 1204baa9922SRussell King unsigned long oldval, res; 1214baa9922SRussell King 122bac4e960SRussell King smp_mb(); 123bac4e960SRussell King 1244baa9922SRussell King do { 1254baa9922SRussell King __asm__ __volatile__("@ atomic_cmpxchg\n" 126398aa668SWill Deacon "ldrex %1, [%3]\n" 1274baa9922SRussell King "mov %0, #0\n" 128398aa668SWill Deacon "teq %1, %4\n" 129398aa668SWill Deacon "strexeq %0, %5, [%3]\n" 130398aa668SWill Deacon : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter) 1314baa9922SRussell King : "r" (&ptr->counter), "Ir" (old), "r" (new) 1324baa9922SRussell King : "cc"); 1334baa9922SRussell King } while (res); 1344baa9922SRussell King 135bac4e960SRussell King smp_mb(); 136bac4e960SRussell King 1374baa9922SRussell King return oldval; 1384baa9922SRussell King } 1394baa9922SRussell King 1404baa9922SRussell King static inline void atomic_clear_mask(unsigned long mask, unsigned long *addr) 1414baa9922SRussell King { 1424baa9922SRussell King unsigned long tmp, tmp2; 1434baa9922SRussell King 144*f38d999cSWill Deacon prefetchw(addr); 1454baa9922SRussell King __asm__ __volatile__("@ atomic_clear_mask\n" 146398aa668SWill Deacon "1: ldrex %0, [%3]\n" 147398aa668SWill Deacon " bic %0, %0, %4\n" 148398aa668SWill Deacon " strex %1, %0, [%3]\n" 1494baa9922SRussell King " teq %1, #0\n" 1504baa9922SRussell King " bne 1b" 151398aa668SWill Deacon : "=&r" (tmp), "=&r" (tmp2), "+Qo" (*addr) 1524baa9922SRussell King : "r" (addr), "Ir" (mask) 1534baa9922SRussell King : "cc"); 1544baa9922SRussell King } 1554baa9922SRussell King 1564baa9922SRussell King #else /* ARM_ARCH_6 */ 1574baa9922SRussell King 1584baa9922SRussell King #ifdef CONFIG_SMP 1594baa9922SRussell King #error SMP not supported on pre-ARMv6 CPUs 1604baa9922SRussell King #endif 1614baa9922SRussell King 1624baa9922SRussell King static inline int atomic_add_return(int i, atomic_t *v) 1634baa9922SRussell King { 1644baa9922SRussell King unsigned long flags; 1654baa9922SRussell King int val; 1664baa9922SRussell King 1674baa9922SRussell King raw_local_irq_save(flags); 1684baa9922SRussell King val = v->counter; 1694baa9922SRussell King v->counter = val += i; 1704baa9922SRussell King raw_local_irq_restore(flags); 1714baa9922SRussell King 1724baa9922SRussell King return val; 1734baa9922SRussell King } 174bac4e960SRussell King #define atomic_add(i, v) (void) atomic_add_return(i, v) 1754baa9922SRussell King 1764baa9922SRussell King static inline int atomic_sub_return(int i, atomic_t *v) 1774baa9922SRussell King { 1784baa9922SRussell King unsigned long flags; 1794baa9922SRussell King int val; 1804baa9922SRussell King 1814baa9922SRussell King raw_local_irq_save(flags); 1824baa9922SRussell King val = v->counter; 1834baa9922SRussell King v->counter = val -= i; 1844baa9922SRussell King raw_local_irq_restore(flags); 1854baa9922SRussell King 1864baa9922SRussell King return val; 1874baa9922SRussell King } 188bac4e960SRussell King #define atomic_sub(i, v) (void) atomic_sub_return(i, v) 1894baa9922SRussell King 1904baa9922SRussell King static inline int atomic_cmpxchg(atomic_t *v, int old, int new) 1914baa9922SRussell King { 1924baa9922SRussell King int ret; 1934baa9922SRussell King unsigned long flags; 1944baa9922SRussell King 1954baa9922SRussell King raw_local_irq_save(flags); 1964baa9922SRussell King ret = v->counter; 1974baa9922SRussell King if (likely(ret == old)) 1984baa9922SRussell King v->counter = new; 1994baa9922SRussell King raw_local_irq_restore(flags); 2004baa9922SRussell King 2014baa9922SRussell King return ret; 2024baa9922SRussell King } 2034baa9922SRussell King 2044baa9922SRussell King static inline void atomic_clear_mask(unsigned long mask, unsigned long *addr) 2054baa9922SRussell King { 2064baa9922SRussell King unsigned long flags; 2074baa9922SRussell King 2084baa9922SRussell King raw_local_irq_save(flags); 2094baa9922SRussell King *addr &= ~mask; 2104baa9922SRussell King raw_local_irq_restore(flags); 2114baa9922SRussell King } 2124baa9922SRussell King 2134baa9922SRussell King #endif /* __LINUX_ARM_ARCH__ */ 2144baa9922SRussell King 2154baa9922SRussell King #define atomic_xchg(v, new) (xchg(&((v)->counter), new)) 2164baa9922SRussell King 217f24219b4SArun Sharma static inline int __atomic_add_unless(atomic_t *v, int a, int u) 2184baa9922SRussell King { 2194baa9922SRussell King int c, old; 2204baa9922SRussell King 2214baa9922SRussell King c = atomic_read(v); 2224baa9922SRussell King while (c != u && (old = atomic_cmpxchg((v), c, c + a)) != c) 2234baa9922SRussell King c = old; 224f24219b4SArun Sharma return c; 2254baa9922SRussell King } 2264baa9922SRussell King 227bac4e960SRussell King #define atomic_inc(v) atomic_add(1, v) 228bac4e960SRussell King #define atomic_dec(v) atomic_sub(1, v) 2294baa9922SRussell King 2304baa9922SRussell King #define atomic_inc_and_test(v) (atomic_add_return(1, v) == 0) 2314baa9922SRussell King #define atomic_dec_and_test(v) (atomic_sub_return(1, v) == 0) 2324baa9922SRussell King #define atomic_inc_return(v) (atomic_add_return(1, v)) 2334baa9922SRussell King #define atomic_dec_return(v) (atomic_sub_return(1, v)) 2344baa9922SRussell King #define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0) 2354baa9922SRussell King 2364baa9922SRussell King #define atomic_add_negative(i,v) (atomic_add_return(i, v) < 0) 2374baa9922SRussell King 238bac4e960SRussell King #define smp_mb__before_atomic_dec() smp_mb() 239bac4e960SRussell King #define smp_mb__after_atomic_dec() smp_mb() 240bac4e960SRussell King #define smp_mb__before_atomic_inc() smp_mb() 241bac4e960SRussell King #define smp_mb__after_atomic_inc() smp_mb() 2424baa9922SRussell King 24324b44a66SWill Deacon #ifndef CONFIG_GENERIC_ATOMIC64 24424b44a66SWill Deacon typedef struct { 24524b44a66SWill Deacon u64 __aligned(8) counter; 24624b44a66SWill Deacon } atomic64_t; 24724b44a66SWill Deacon 24824b44a66SWill Deacon #define ATOMIC64_INIT(i) { (i) } 24924b44a66SWill Deacon 2504fd75911SWill Deacon #ifdef CONFIG_ARM_LPAE 2514fd75911SWill Deacon static inline u64 atomic64_read(const atomic64_t *v) 2524fd75911SWill Deacon { 2534fd75911SWill Deacon u64 result; 2544fd75911SWill Deacon 2554fd75911SWill Deacon __asm__ __volatile__("@ atomic64_read\n" 2564fd75911SWill Deacon " ldrd %0, %H0, [%1]" 2574fd75911SWill Deacon : "=&r" (result) 2584fd75911SWill Deacon : "r" (&v->counter), "Qo" (v->counter) 2594fd75911SWill Deacon ); 2604fd75911SWill Deacon 2614fd75911SWill Deacon return result; 2624fd75911SWill Deacon } 2634fd75911SWill Deacon 2644fd75911SWill Deacon static inline void atomic64_set(atomic64_t *v, u64 i) 2654fd75911SWill Deacon { 2664fd75911SWill Deacon __asm__ __volatile__("@ atomic64_set\n" 2674fd75911SWill Deacon " strd %2, %H2, [%1]" 2684fd75911SWill Deacon : "=Qo" (v->counter) 2694fd75911SWill Deacon : "r" (&v->counter), "r" (i) 2704fd75911SWill Deacon ); 2714fd75911SWill Deacon } 2724fd75911SWill Deacon #else 273b89d607bSRussell King static inline u64 atomic64_read(const atomic64_t *v) 27424b44a66SWill Deacon { 27524b44a66SWill Deacon u64 result; 27624b44a66SWill Deacon 27724b44a66SWill Deacon __asm__ __volatile__("@ atomic64_read\n" 27824b44a66SWill Deacon " ldrexd %0, %H0, [%1]" 27924b44a66SWill Deacon : "=&r" (result) 280398aa668SWill Deacon : "r" (&v->counter), "Qo" (v->counter) 28124b44a66SWill Deacon ); 28224b44a66SWill Deacon 28324b44a66SWill Deacon return result; 28424b44a66SWill Deacon } 28524b44a66SWill Deacon 28624b44a66SWill Deacon static inline void atomic64_set(atomic64_t *v, u64 i) 28724b44a66SWill Deacon { 28824b44a66SWill Deacon u64 tmp; 28924b44a66SWill Deacon 290*f38d999cSWill Deacon prefetchw(&v->counter); 29124b44a66SWill Deacon __asm__ __volatile__("@ atomic64_set\n" 292398aa668SWill Deacon "1: ldrexd %0, %H0, [%2]\n" 293398aa668SWill Deacon " strexd %0, %3, %H3, [%2]\n" 29424b44a66SWill Deacon " teq %0, #0\n" 29524b44a66SWill Deacon " bne 1b" 296398aa668SWill Deacon : "=&r" (tmp), "=Qo" (v->counter) 29724b44a66SWill Deacon : "r" (&v->counter), "r" (i) 29824b44a66SWill Deacon : "cc"); 29924b44a66SWill Deacon } 3004fd75911SWill Deacon #endif 30124b44a66SWill Deacon 30224b44a66SWill Deacon static inline void atomic64_add(u64 i, atomic64_t *v) 30324b44a66SWill Deacon { 30424b44a66SWill Deacon u64 result; 30524b44a66SWill Deacon unsigned long tmp; 30624b44a66SWill Deacon 307*f38d999cSWill Deacon prefetchw(&v->counter); 30824b44a66SWill Deacon __asm__ __volatile__("@ atomic64_add\n" 309398aa668SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 310398aa668SWill Deacon " adds %0, %0, %4\n" 311398aa668SWill Deacon " adc %H0, %H0, %H4\n" 312398aa668SWill Deacon " strexd %1, %0, %H0, [%3]\n" 31324b44a66SWill Deacon " teq %1, #0\n" 31424b44a66SWill Deacon " bne 1b" 315398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 31624b44a66SWill Deacon : "r" (&v->counter), "r" (i) 31724b44a66SWill Deacon : "cc"); 31824b44a66SWill Deacon } 31924b44a66SWill Deacon 32024b44a66SWill Deacon static inline u64 atomic64_add_return(u64 i, atomic64_t *v) 32124b44a66SWill Deacon { 32224b44a66SWill Deacon u64 result; 32324b44a66SWill Deacon unsigned long tmp; 32424b44a66SWill Deacon 32524b44a66SWill Deacon smp_mb(); 32624b44a66SWill Deacon 32724b44a66SWill Deacon __asm__ __volatile__("@ atomic64_add_return\n" 328398aa668SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 329398aa668SWill Deacon " adds %0, %0, %4\n" 330398aa668SWill Deacon " adc %H0, %H0, %H4\n" 331398aa668SWill Deacon " strexd %1, %0, %H0, [%3]\n" 33224b44a66SWill Deacon " teq %1, #0\n" 33324b44a66SWill Deacon " bne 1b" 334398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 33524b44a66SWill Deacon : "r" (&v->counter), "r" (i) 33624b44a66SWill Deacon : "cc"); 33724b44a66SWill Deacon 33824b44a66SWill Deacon smp_mb(); 33924b44a66SWill Deacon 34024b44a66SWill Deacon return result; 34124b44a66SWill Deacon } 34224b44a66SWill Deacon 34324b44a66SWill Deacon static inline void atomic64_sub(u64 i, atomic64_t *v) 34424b44a66SWill Deacon { 34524b44a66SWill Deacon u64 result; 34624b44a66SWill Deacon unsigned long tmp; 34724b44a66SWill Deacon 348*f38d999cSWill Deacon prefetchw(&v->counter); 34924b44a66SWill Deacon __asm__ __volatile__("@ atomic64_sub\n" 350398aa668SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 351398aa668SWill Deacon " subs %0, %0, %4\n" 352398aa668SWill Deacon " sbc %H0, %H0, %H4\n" 353398aa668SWill Deacon " strexd %1, %0, %H0, [%3]\n" 35424b44a66SWill Deacon " teq %1, #0\n" 35524b44a66SWill Deacon " bne 1b" 356398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 35724b44a66SWill Deacon : "r" (&v->counter), "r" (i) 35824b44a66SWill Deacon : "cc"); 35924b44a66SWill Deacon } 36024b44a66SWill Deacon 36124b44a66SWill Deacon static inline u64 atomic64_sub_return(u64 i, atomic64_t *v) 36224b44a66SWill Deacon { 36324b44a66SWill Deacon u64 result; 36424b44a66SWill Deacon unsigned long tmp; 36524b44a66SWill Deacon 36624b44a66SWill Deacon smp_mb(); 36724b44a66SWill Deacon 36824b44a66SWill Deacon __asm__ __volatile__("@ atomic64_sub_return\n" 369398aa668SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 370398aa668SWill Deacon " subs %0, %0, %4\n" 371398aa668SWill Deacon " sbc %H0, %H0, %H4\n" 372398aa668SWill Deacon " strexd %1, %0, %H0, [%3]\n" 37324b44a66SWill Deacon " teq %1, #0\n" 37424b44a66SWill Deacon " bne 1b" 375398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 37624b44a66SWill Deacon : "r" (&v->counter), "r" (i) 37724b44a66SWill Deacon : "cc"); 37824b44a66SWill Deacon 37924b44a66SWill Deacon smp_mb(); 38024b44a66SWill Deacon 38124b44a66SWill Deacon return result; 38224b44a66SWill Deacon } 38324b44a66SWill Deacon 38424b44a66SWill Deacon static inline u64 atomic64_cmpxchg(atomic64_t *ptr, u64 old, u64 new) 38524b44a66SWill Deacon { 38624b44a66SWill Deacon u64 oldval; 38724b44a66SWill Deacon unsigned long res; 38824b44a66SWill Deacon 38924b44a66SWill Deacon smp_mb(); 39024b44a66SWill Deacon 39124b44a66SWill Deacon do { 39224b44a66SWill Deacon __asm__ __volatile__("@ atomic64_cmpxchg\n" 393398aa668SWill Deacon "ldrexd %1, %H1, [%3]\n" 39424b44a66SWill Deacon "mov %0, #0\n" 395398aa668SWill Deacon "teq %1, %4\n" 396398aa668SWill Deacon "teqeq %H1, %H4\n" 397398aa668SWill Deacon "strexdeq %0, %5, %H5, [%3]" 398398aa668SWill Deacon : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter) 39924b44a66SWill Deacon : "r" (&ptr->counter), "r" (old), "r" (new) 40024b44a66SWill Deacon : "cc"); 40124b44a66SWill Deacon } while (res); 40224b44a66SWill Deacon 40324b44a66SWill Deacon smp_mb(); 40424b44a66SWill Deacon 40524b44a66SWill Deacon return oldval; 40624b44a66SWill Deacon } 40724b44a66SWill Deacon 40824b44a66SWill Deacon static inline u64 atomic64_xchg(atomic64_t *ptr, u64 new) 40924b44a66SWill Deacon { 41024b44a66SWill Deacon u64 result; 41124b44a66SWill Deacon unsigned long tmp; 41224b44a66SWill Deacon 41324b44a66SWill Deacon smp_mb(); 41424b44a66SWill Deacon 41524b44a66SWill Deacon __asm__ __volatile__("@ atomic64_xchg\n" 416398aa668SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 417398aa668SWill Deacon " strexd %1, %4, %H4, [%3]\n" 41824b44a66SWill Deacon " teq %1, #0\n" 41924b44a66SWill Deacon " bne 1b" 420398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (ptr->counter) 42124b44a66SWill Deacon : "r" (&ptr->counter), "r" (new) 42224b44a66SWill Deacon : "cc"); 42324b44a66SWill Deacon 42424b44a66SWill Deacon smp_mb(); 42524b44a66SWill Deacon 42624b44a66SWill Deacon return result; 42724b44a66SWill Deacon } 42824b44a66SWill Deacon 42924b44a66SWill Deacon static inline u64 atomic64_dec_if_positive(atomic64_t *v) 43024b44a66SWill Deacon { 43124b44a66SWill Deacon u64 result; 43224b44a66SWill Deacon unsigned long tmp; 43324b44a66SWill Deacon 43424b44a66SWill Deacon smp_mb(); 43524b44a66SWill Deacon 43624b44a66SWill Deacon __asm__ __volatile__("@ atomic64_dec_if_positive\n" 437398aa668SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 43824b44a66SWill Deacon " subs %0, %0, #1\n" 43924b44a66SWill Deacon " sbc %H0, %H0, #0\n" 44024b44a66SWill Deacon " teq %H0, #0\n" 44124b44a66SWill Deacon " bmi 2f\n" 442398aa668SWill Deacon " strexd %1, %0, %H0, [%3]\n" 44324b44a66SWill Deacon " teq %1, #0\n" 44424b44a66SWill Deacon " bne 1b\n" 44524b44a66SWill Deacon "2:" 446398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 44724b44a66SWill Deacon : "r" (&v->counter) 44824b44a66SWill Deacon : "cc"); 44924b44a66SWill Deacon 45024b44a66SWill Deacon smp_mb(); 45124b44a66SWill Deacon 45224b44a66SWill Deacon return result; 45324b44a66SWill Deacon } 45424b44a66SWill Deacon 45524b44a66SWill Deacon static inline int atomic64_add_unless(atomic64_t *v, u64 a, u64 u) 45624b44a66SWill Deacon { 45724b44a66SWill Deacon u64 val; 45824b44a66SWill Deacon unsigned long tmp; 45924b44a66SWill Deacon int ret = 1; 46024b44a66SWill Deacon 46124b44a66SWill Deacon smp_mb(); 46224b44a66SWill Deacon 46324b44a66SWill Deacon __asm__ __volatile__("@ atomic64_add_unless\n" 464398aa668SWill Deacon "1: ldrexd %0, %H0, [%4]\n" 465398aa668SWill Deacon " teq %0, %5\n" 466398aa668SWill Deacon " teqeq %H0, %H5\n" 46724b44a66SWill Deacon " moveq %1, #0\n" 46824b44a66SWill Deacon " beq 2f\n" 469398aa668SWill Deacon " adds %0, %0, %6\n" 470398aa668SWill Deacon " adc %H0, %H0, %H6\n" 471398aa668SWill Deacon " strexd %2, %0, %H0, [%4]\n" 47224b44a66SWill Deacon " teq %2, #0\n" 47324b44a66SWill Deacon " bne 1b\n" 47424b44a66SWill Deacon "2:" 475398aa668SWill Deacon : "=&r" (val), "+r" (ret), "=&r" (tmp), "+Qo" (v->counter) 47624b44a66SWill Deacon : "r" (&v->counter), "r" (u), "r" (a) 47724b44a66SWill Deacon : "cc"); 47824b44a66SWill Deacon 47924b44a66SWill Deacon if (ret) 48024b44a66SWill Deacon smp_mb(); 48124b44a66SWill Deacon 48224b44a66SWill Deacon return ret; 48324b44a66SWill Deacon } 48424b44a66SWill Deacon 48524b44a66SWill Deacon #define atomic64_add_negative(a, v) (atomic64_add_return((a), (v)) < 0) 48624b44a66SWill Deacon #define atomic64_inc(v) atomic64_add(1LL, (v)) 48724b44a66SWill Deacon #define atomic64_inc_return(v) atomic64_add_return(1LL, (v)) 48824b44a66SWill Deacon #define atomic64_inc_and_test(v) (atomic64_inc_return(v) == 0) 48924b44a66SWill Deacon #define atomic64_sub_and_test(a, v) (atomic64_sub_return((a), (v)) == 0) 49024b44a66SWill Deacon #define atomic64_dec(v) atomic64_sub(1LL, (v)) 49124b44a66SWill Deacon #define atomic64_dec_return(v) atomic64_sub_return(1LL, (v)) 49224b44a66SWill Deacon #define atomic64_dec_and_test(v) (atomic64_dec_return((v)) == 0) 49324b44a66SWill Deacon #define atomic64_inc_not_zero(v) atomic64_add_unless((v), 1LL, 0LL) 49424b44a66SWill Deacon 4957847777aSArun Sharma #endif /* !CONFIG_GENERIC_ATOMIC64 */ 4964baa9922SRussell King #endif 4974baa9922SRussell King #endif 498