xref: /openbmc/linux/arch/arm/include/asm/atomic.h (revision ef4cdc09260e2b0576423ca708e245e7549aa8e0)
14baa9922SRussell King /*
24baa9922SRussell King  *  arch/arm/include/asm/atomic.h
34baa9922SRussell King  *
44baa9922SRussell King  *  Copyright (C) 1996 Russell King.
54baa9922SRussell King  *  Copyright (C) 2002 Deep Blue Solutions Ltd.
64baa9922SRussell King  *
74baa9922SRussell King  * This program is free software; you can redistribute it and/or modify
84baa9922SRussell King  * it under the terms of the GNU General Public License version 2 as
94baa9922SRussell King  * published by the Free Software Foundation.
104baa9922SRussell King  */
114baa9922SRussell King #ifndef __ASM_ARM_ATOMIC_H
124baa9922SRussell King #define __ASM_ARM_ATOMIC_H
134baa9922SRussell King 
144baa9922SRussell King #include <linux/compiler.h>
15f38d999cSWill Deacon #include <linux/prefetch.h>
16ea435467SMatthew Wilcox #include <linux/types.h>
179f97da78SDavid Howells #include <linux/irqflags.h>
189f97da78SDavid Howells #include <asm/barrier.h>
199f97da78SDavid Howells #include <asm/cmpxchg.h>
204baa9922SRussell King 
214baa9922SRussell King #define ATOMIC_INIT(i)	{ (i) }
224baa9922SRussell King 
234baa9922SRussell King #ifdef __KERNEL__
244baa9922SRussell King 
25200b812dSCatalin Marinas /*
26200b812dSCatalin Marinas  * On ARM, ordinary assignment (str instruction) doesn't clear the local
27200b812dSCatalin Marinas  * strex/ldrex monitor on some implementations. The reason we can use it for
28200b812dSCatalin Marinas  * atomic_set() is the clrex or dummy strex done on every exception return.
29200b812dSCatalin Marinas  */
3062e8a325SPeter Zijlstra #define atomic_read(v)	READ_ONCE((v)->counter)
3162e8a325SPeter Zijlstra #define atomic_set(v,i)	WRITE_ONCE(((v)->counter), (i))
324baa9922SRussell King 
334baa9922SRussell King #if __LINUX_ARM_ARCH__ >= 6
344baa9922SRussell King 
354baa9922SRussell King /*
364baa9922SRussell King  * ARMv6 UP and SMP safe atomic ops.  We use load exclusive and
374baa9922SRussell King  * store exclusive to ensure that these are atomic.  We may loop
38200b812dSCatalin Marinas  * to ensure that the update happens.
394baa9922SRussell King  */
40bac4e960SRussell King 
41aee9a554SPeter Zijlstra #define ATOMIC_OP(op, c_op, asm_op)					\
42aee9a554SPeter Zijlstra static inline void atomic_##op(int i, atomic_t *v)			\
43aee9a554SPeter Zijlstra {									\
44aee9a554SPeter Zijlstra 	unsigned long tmp;						\
45aee9a554SPeter Zijlstra 	int result;							\
46aee9a554SPeter Zijlstra 									\
47aee9a554SPeter Zijlstra 	prefetchw(&v->counter);						\
48aee9a554SPeter Zijlstra 	__asm__ __volatile__("@ atomic_" #op "\n"			\
49aee9a554SPeter Zijlstra "1:	ldrex	%0, [%3]\n"						\
50aee9a554SPeter Zijlstra "	" #asm_op "	%0, %0, %4\n"					\
51aee9a554SPeter Zijlstra "	strex	%1, %0, [%3]\n"						\
52aee9a554SPeter Zijlstra "	teq	%1, #0\n"						\
53aee9a554SPeter Zijlstra "	bne	1b"							\
54aee9a554SPeter Zijlstra 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)		\
55aee9a554SPeter Zijlstra 	: "r" (&v->counter), "Ir" (i)					\
56aee9a554SPeter Zijlstra 	: "cc");							\
57aee9a554SPeter Zijlstra }									\
58bac4e960SRussell King 
59aee9a554SPeter Zijlstra #define ATOMIC_OP_RETURN(op, c_op, asm_op)				\
600ca326deSWill Deacon static inline int atomic_##op##_return_relaxed(int i, atomic_t *v)	\
61aee9a554SPeter Zijlstra {									\
62aee9a554SPeter Zijlstra 	unsigned long tmp;						\
63aee9a554SPeter Zijlstra 	int result;							\
64aee9a554SPeter Zijlstra 									\
65aee9a554SPeter Zijlstra 	prefetchw(&v->counter);						\
66aee9a554SPeter Zijlstra 									\
67aee9a554SPeter Zijlstra 	__asm__ __volatile__("@ atomic_" #op "_return\n"		\
68aee9a554SPeter Zijlstra "1:	ldrex	%0, [%3]\n"						\
69aee9a554SPeter Zijlstra "	" #asm_op "	%0, %0, %4\n"					\
70aee9a554SPeter Zijlstra "	strex	%1, %0, [%3]\n"						\
71aee9a554SPeter Zijlstra "	teq	%1, #0\n"						\
72aee9a554SPeter Zijlstra "	bne	1b"							\
73aee9a554SPeter Zijlstra 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)		\
74aee9a554SPeter Zijlstra 	: "r" (&v->counter), "Ir" (i)					\
75aee9a554SPeter Zijlstra 	: "cc");							\
76aee9a554SPeter Zijlstra 									\
77aee9a554SPeter Zijlstra 	return result;							\
784baa9922SRussell King }
794baa9922SRussell King 
806da068c1SPeter Zijlstra #define ATOMIC_FETCH_OP(op, c_op, asm_op)				\
816da068c1SPeter Zijlstra static inline int atomic_fetch_##op##_relaxed(int i, atomic_t *v)	\
826da068c1SPeter Zijlstra {									\
836da068c1SPeter Zijlstra 	unsigned long tmp;						\
846da068c1SPeter Zijlstra 	int result, val;						\
856da068c1SPeter Zijlstra 									\
866da068c1SPeter Zijlstra 	prefetchw(&v->counter);						\
876da068c1SPeter Zijlstra 									\
886da068c1SPeter Zijlstra 	__asm__ __volatile__("@ atomic_fetch_" #op "\n"			\
896da068c1SPeter Zijlstra "1:	ldrex	%0, [%4]\n"						\
906da068c1SPeter Zijlstra "	" #asm_op "	%1, %0, %5\n"					\
916da068c1SPeter Zijlstra "	strex	%2, %1, [%4]\n"						\
926da068c1SPeter Zijlstra "	teq	%2, #0\n"						\
936da068c1SPeter Zijlstra "	bne	1b"							\
946da068c1SPeter Zijlstra 	: "=&r" (result), "=&r" (val), "=&r" (tmp), "+Qo" (v->counter)	\
956da068c1SPeter Zijlstra 	: "r" (&v->counter), "Ir" (i)					\
966da068c1SPeter Zijlstra 	: "cc");							\
976da068c1SPeter Zijlstra 									\
986da068c1SPeter Zijlstra 	return result;							\
996da068c1SPeter Zijlstra }
1006da068c1SPeter Zijlstra 
1010ca326deSWill Deacon #define atomic_add_return_relaxed	atomic_add_return_relaxed
1020ca326deSWill Deacon #define atomic_sub_return_relaxed	atomic_sub_return_relaxed
1036da068c1SPeter Zijlstra #define atomic_fetch_add_relaxed	atomic_fetch_add_relaxed
1046da068c1SPeter Zijlstra #define atomic_fetch_sub_relaxed	atomic_fetch_sub_relaxed
1056da068c1SPeter Zijlstra 
1066da068c1SPeter Zijlstra #define atomic_fetch_and_relaxed	atomic_fetch_and_relaxed
1076da068c1SPeter Zijlstra #define atomic_fetch_andnot_relaxed	atomic_fetch_andnot_relaxed
1086da068c1SPeter Zijlstra #define atomic_fetch_or_relaxed		atomic_fetch_or_relaxed
1096da068c1SPeter Zijlstra #define atomic_fetch_xor_relaxed	atomic_fetch_xor_relaxed
1100ca326deSWill Deacon 
1110ca326deSWill Deacon static inline int atomic_cmpxchg_relaxed(atomic_t *ptr, int old, int new)
1124baa9922SRussell King {
1134dcc1cf7SChen Gang 	int oldval;
1144dcc1cf7SChen Gang 	unsigned long res;
1154baa9922SRussell King 
116c32ffce0SWill Deacon 	prefetchw(&ptr->counter);
117bac4e960SRussell King 
1184baa9922SRussell King 	do {
1194baa9922SRussell King 		__asm__ __volatile__("@ atomic_cmpxchg\n"
120398aa668SWill Deacon 		"ldrex	%1, [%3]\n"
1214baa9922SRussell King 		"mov	%0, #0\n"
122398aa668SWill Deacon 		"teq	%1, %4\n"
123398aa668SWill Deacon 		"strexeq %0, %5, [%3]\n"
124398aa668SWill Deacon 		    : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
1254baa9922SRussell King 		    : "r" (&ptr->counter), "Ir" (old), "r" (new)
1264baa9922SRussell King 		    : "cc");
1274baa9922SRussell King 	} while (res);
1284baa9922SRussell King 
1294baa9922SRussell King 	return oldval;
1304baa9922SRussell King }
1310ca326deSWill Deacon #define atomic_cmpxchg_relaxed		atomic_cmpxchg_relaxed
1324baa9922SRussell King 
133bfc18e38SMark Rutland static inline int atomic_fetch_add_unless(atomic_t *v, int a, int u)
134db38ee87SWill Deacon {
135db38ee87SWill Deacon 	int oldval, newval;
136db38ee87SWill Deacon 	unsigned long tmp;
137db38ee87SWill Deacon 
138db38ee87SWill Deacon 	smp_mb();
139db38ee87SWill Deacon 	prefetchw(&v->counter);
140db38ee87SWill Deacon 
141db38ee87SWill Deacon 	__asm__ __volatile__ ("@ atomic_add_unless\n"
142db38ee87SWill Deacon "1:	ldrex	%0, [%4]\n"
143db38ee87SWill Deacon "	teq	%0, %5\n"
144db38ee87SWill Deacon "	beq	2f\n"
145db38ee87SWill Deacon "	add	%1, %0, %6\n"
146db38ee87SWill Deacon "	strex	%2, %1, [%4]\n"
147db38ee87SWill Deacon "	teq	%2, #0\n"
148db38ee87SWill Deacon "	bne	1b\n"
149db38ee87SWill Deacon "2:"
150db38ee87SWill Deacon 	: "=&r" (oldval), "=&r" (newval), "=&r" (tmp), "+Qo" (v->counter)
151db38ee87SWill Deacon 	: "r" (&v->counter), "r" (u), "r" (a)
152db38ee87SWill Deacon 	: "cc");
153db38ee87SWill Deacon 
154db38ee87SWill Deacon 	if (oldval != u)
155db38ee87SWill Deacon 		smp_mb();
156db38ee87SWill Deacon 
157db38ee87SWill Deacon 	return oldval;
158db38ee87SWill Deacon }
159eccc2da8SMark Rutland #define atomic_fetch_add_unless		atomic_fetch_add_unless
160db38ee87SWill Deacon 
1614baa9922SRussell King #else /* ARM_ARCH_6 */
1624baa9922SRussell King 
1634baa9922SRussell King #ifdef CONFIG_SMP
1644baa9922SRussell King #error SMP not supported on pre-ARMv6 CPUs
1654baa9922SRussell King #endif
1664baa9922SRussell King 
167aee9a554SPeter Zijlstra #define ATOMIC_OP(op, c_op, asm_op)					\
168aee9a554SPeter Zijlstra static inline void atomic_##op(int i, atomic_t *v)			\
169aee9a554SPeter Zijlstra {									\
170aee9a554SPeter Zijlstra 	unsigned long flags;						\
171aee9a554SPeter Zijlstra 									\
172aee9a554SPeter Zijlstra 	raw_local_irq_save(flags);					\
173aee9a554SPeter Zijlstra 	v->counter c_op i;						\
174aee9a554SPeter Zijlstra 	raw_local_irq_restore(flags);					\
175aee9a554SPeter Zijlstra }									\
1764baa9922SRussell King 
177aee9a554SPeter Zijlstra #define ATOMIC_OP_RETURN(op, c_op, asm_op)				\
178aee9a554SPeter Zijlstra static inline int atomic_##op##_return(int i, atomic_t *v)		\
179aee9a554SPeter Zijlstra {									\
180aee9a554SPeter Zijlstra 	unsigned long flags;						\
181aee9a554SPeter Zijlstra 	int val;							\
182aee9a554SPeter Zijlstra 									\
183aee9a554SPeter Zijlstra 	raw_local_irq_save(flags);					\
184aee9a554SPeter Zijlstra 	v->counter c_op i;						\
185aee9a554SPeter Zijlstra 	val = v->counter;						\
186aee9a554SPeter Zijlstra 	raw_local_irq_restore(flags);					\
187aee9a554SPeter Zijlstra 									\
188aee9a554SPeter Zijlstra 	return val;							\
1894baa9922SRussell King }
1904baa9922SRussell King 
1916da068c1SPeter Zijlstra #define ATOMIC_FETCH_OP(op, c_op, asm_op)				\
1926da068c1SPeter Zijlstra static inline int atomic_fetch_##op(int i, atomic_t *v)			\
1936da068c1SPeter Zijlstra {									\
1946da068c1SPeter Zijlstra 	unsigned long flags;						\
1956da068c1SPeter Zijlstra 	int val;							\
1966da068c1SPeter Zijlstra 									\
1976da068c1SPeter Zijlstra 	raw_local_irq_save(flags);					\
1986da068c1SPeter Zijlstra 	val = v->counter;						\
1996da068c1SPeter Zijlstra 	v->counter c_op i;						\
2006da068c1SPeter Zijlstra 	raw_local_irq_restore(flags);					\
2016da068c1SPeter Zijlstra 									\
2026da068c1SPeter Zijlstra 	return val;							\
2036da068c1SPeter Zijlstra }
2046da068c1SPeter Zijlstra 
2054baa9922SRussell King static inline int atomic_cmpxchg(atomic_t *v, int old, int new)
2064baa9922SRussell King {
2074baa9922SRussell King 	int ret;
2084baa9922SRussell King 	unsigned long flags;
2094baa9922SRussell King 
2104baa9922SRussell King 	raw_local_irq_save(flags);
2114baa9922SRussell King 	ret = v->counter;
2124baa9922SRussell King 	if (likely(ret == old))
2134baa9922SRussell King 		v->counter = new;
2144baa9922SRussell King 	raw_local_irq_restore(flags);
2154baa9922SRussell King 
2164baa9922SRussell King 	return ret;
2174baa9922SRussell King }
2184baa9922SRussell King 
2197cc7eaadSMark Rutland #define atomic_fetch_andnot		atomic_fetch_andnot
2207cc7eaadSMark Rutland 
221db38ee87SWill Deacon #endif /* __LINUX_ARM_ARCH__ */
222db38ee87SWill Deacon 
223aee9a554SPeter Zijlstra #define ATOMIC_OPS(op, c_op, asm_op)					\
224aee9a554SPeter Zijlstra 	ATOMIC_OP(op, c_op, asm_op)					\
2256da068c1SPeter Zijlstra 	ATOMIC_OP_RETURN(op, c_op, asm_op)				\
2266da068c1SPeter Zijlstra 	ATOMIC_FETCH_OP(op, c_op, asm_op)
227aee9a554SPeter Zijlstra 
228aee9a554SPeter Zijlstra ATOMIC_OPS(add, +=, add)
229aee9a554SPeter Zijlstra ATOMIC_OPS(sub, -=, sub)
230aee9a554SPeter Zijlstra 
23112589790SPeter Zijlstra #define atomic_andnot atomic_andnot
23212589790SPeter Zijlstra 
2336da068c1SPeter Zijlstra #undef ATOMIC_OPS
2346da068c1SPeter Zijlstra #define ATOMIC_OPS(op, c_op, asm_op)					\
2356da068c1SPeter Zijlstra 	ATOMIC_OP(op, c_op, asm_op)					\
2366da068c1SPeter Zijlstra 	ATOMIC_FETCH_OP(op, c_op, asm_op)
2376da068c1SPeter Zijlstra 
2386da068c1SPeter Zijlstra ATOMIC_OPS(and, &=, and)
2396da068c1SPeter Zijlstra ATOMIC_OPS(andnot, &= ~, bic)
2406da068c1SPeter Zijlstra ATOMIC_OPS(or,  |=, orr)
2416da068c1SPeter Zijlstra ATOMIC_OPS(xor, ^=, eor)
24212589790SPeter Zijlstra 
243aee9a554SPeter Zijlstra #undef ATOMIC_OPS
2446da068c1SPeter Zijlstra #undef ATOMIC_FETCH_OP
245aee9a554SPeter Zijlstra #undef ATOMIC_OP_RETURN
246aee9a554SPeter Zijlstra #undef ATOMIC_OP
247aee9a554SPeter Zijlstra 
248db38ee87SWill Deacon #define atomic_xchg(v, new) (xchg(&((v)->counter), new))
249db38ee87SWill Deacon 
25024b44a66SWill Deacon #ifndef CONFIG_GENERIC_ATOMIC64
25124b44a66SWill Deacon typedef struct {
252*ef4cdc09SMark Rutland 	s64 counter;
25324b44a66SWill Deacon } atomic64_t;
25424b44a66SWill Deacon 
25524b44a66SWill Deacon #define ATOMIC64_INIT(i) { (i) }
25624b44a66SWill Deacon 
2574fd75911SWill Deacon #ifdef CONFIG_ARM_LPAE
258*ef4cdc09SMark Rutland static inline s64 atomic64_read(const atomic64_t *v)
2594fd75911SWill Deacon {
260*ef4cdc09SMark Rutland 	s64 result;
2614fd75911SWill Deacon 
2624fd75911SWill Deacon 	__asm__ __volatile__("@ atomic64_read\n"
2634fd75911SWill Deacon "	ldrd	%0, %H0, [%1]"
2644fd75911SWill Deacon 	: "=&r" (result)
2654fd75911SWill Deacon 	: "r" (&v->counter), "Qo" (v->counter)
2664fd75911SWill Deacon 	);
2674fd75911SWill Deacon 
2684fd75911SWill Deacon 	return result;
2694fd75911SWill Deacon }
2704fd75911SWill Deacon 
271*ef4cdc09SMark Rutland static inline void atomic64_set(atomic64_t *v, s64 i)
2724fd75911SWill Deacon {
2734fd75911SWill Deacon 	__asm__ __volatile__("@ atomic64_set\n"
2744fd75911SWill Deacon "	strd	%2, %H2, [%1]"
2754fd75911SWill Deacon 	: "=Qo" (v->counter)
2764fd75911SWill Deacon 	: "r" (&v->counter), "r" (i)
2774fd75911SWill Deacon 	);
2784fd75911SWill Deacon }
2794fd75911SWill Deacon #else
280*ef4cdc09SMark Rutland static inline s64 atomic64_read(const atomic64_t *v)
28124b44a66SWill Deacon {
282*ef4cdc09SMark Rutland 	s64 result;
28324b44a66SWill Deacon 
28424b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_read\n"
28524b44a66SWill Deacon "	ldrexd	%0, %H0, [%1]"
28624b44a66SWill Deacon 	: "=&r" (result)
287398aa668SWill Deacon 	: "r" (&v->counter), "Qo" (v->counter)
28824b44a66SWill Deacon 	);
28924b44a66SWill Deacon 
29024b44a66SWill Deacon 	return result;
29124b44a66SWill Deacon }
29224b44a66SWill Deacon 
293*ef4cdc09SMark Rutland static inline void atomic64_set(atomic64_t *v, s64 i)
29424b44a66SWill Deacon {
295*ef4cdc09SMark Rutland 	s64 tmp;
29624b44a66SWill Deacon 
297f38d999cSWill Deacon 	prefetchw(&v->counter);
29824b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_set\n"
299398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%2]\n"
300398aa668SWill Deacon "	strexd	%0, %3, %H3, [%2]\n"
30124b44a66SWill Deacon "	teq	%0, #0\n"
30224b44a66SWill Deacon "	bne	1b"
303398aa668SWill Deacon 	: "=&r" (tmp), "=Qo" (v->counter)
30424b44a66SWill Deacon 	: "r" (&v->counter), "r" (i)
30524b44a66SWill Deacon 	: "cc");
30624b44a66SWill Deacon }
3074fd75911SWill Deacon #endif
30824b44a66SWill Deacon 
309aee9a554SPeter Zijlstra #define ATOMIC64_OP(op, op1, op2)					\
310*ef4cdc09SMark Rutland static inline void atomic64_##op(s64 i, atomic64_t *v)			\
311aee9a554SPeter Zijlstra {									\
312*ef4cdc09SMark Rutland 	s64 result;							\
313aee9a554SPeter Zijlstra 	unsigned long tmp;						\
314aee9a554SPeter Zijlstra 									\
315aee9a554SPeter Zijlstra 	prefetchw(&v->counter);						\
316aee9a554SPeter Zijlstra 	__asm__ __volatile__("@ atomic64_" #op "\n"			\
317aee9a554SPeter Zijlstra "1:	ldrexd	%0, %H0, [%3]\n"					\
318aee9a554SPeter Zijlstra "	" #op1 " %Q0, %Q0, %Q4\n"					\
319aee9a554SPeter Zijlstra "	" #op2 " %R0, %R0, %R4\n"					\
320aee9a554SPeter Zijlstra "	strexd	%1, %0, %H0, [%3]\n"					\
321aee9a554SPeter Zijlstra "	teq	%1, #0\n"						\
322aee9a554SPeter Zijlstra "	bne	1b"							\
323aee9a554SPeter Zijlstra 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)		\
324aee9a554SPeter Zijlstra 	: "r" (&v->counter), "r" (i)					\
325aee9a554SPeter Zijlstra 	: "cc");							\
326aee9a554SPeter Zijlstra }									\
32724b44a66SWill Deacon 
328aee9a554SPeter Zijlstra #define ATOMIC64_OP_RETURN(op, op1, op2)				\
329*ef4cdc09SMark Rutland static inline s64							\
330*ef4cdc09SMark Rutland atomic64_##op##_return_relaxed(s64 i, atomic64_t *v)			\
331aee9a554SPeter Zijlstra {									\
332*ef4cdc09SMark Rutland 	s64 result;							\
333aee9a554SPeter Zijlstra 	unsigned long tmp;						\
334aee9a554SPeter Zijlstra 									\
335aee9a554SPeter Zijlstra 	prefetchw(&v->counter);						\
336aee9a554SPeter Zijlstra 									\
337aee9a554SPeter Zijlstra 	__asm__ __volatile__("@ atomic64_" #op "_return\n"		\
338aee9a554SPeter Zijlstra "1:	ldrexd	%0, %H0, [%3]\n"					\
339aee9a554SPeter Zijlstra "	" #op1 " %Q0, %Q0, %Q4\n"					\
340aee9a554SPeter Zijlstra "	" #op2 " %R0, %R0, %R4\n"					\
341aee9a554SPeter Zijlstra "	strexd	%1, %0, %H0, [%3]\n"					\
342aee9a554SPeter Zijlstra "	teq	%1, #0\n"						\
343aee9a554SPeter Zijlstra "	bne	1b"							\
344aee9a554SPeter Zijlstra 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)		\
345aee9a554SPeter Zijlstra 	: "r" (&v->counter), "r" (i)					\
346aee9a554SPeter Zijlstra 	: "cc");							\
347aee9a554SPeter Zijlstra 									\
348aee9a554SPeter Zijlstra 	return result;							\
34924b44a66SWill Deacon }
35024b44a66SWill Deacon 
3516da068c1SPeter Zijlstra #define ATOMIC64_FETCH_OP(op, op1, op2)					\
352*ef4cdc09SMark Rutland static inline s64							\
353*ef4cdc09SMark Rutland atomic64_fetch_##op##_relaxed(s64 i, atomic64_t *v)			\
3546da068c1SPeter Zijlstra {									\
355*ef4cdc09SMark Rutland 	s64 result, val;						\
3566da068c1SPeter Zijlstra 	unsigned long tmp;						\
3576da068c1SPeter Zijlstra 									\
3586da068c1SPeter Zijlstra 	prefetchw(&v->counter);						\
3596da068c1SPeter Zijlstra 									\
3606da068c1SPeter Zijlstra 	__asm__ __volatile__("@ atomic64_fetch_" #op "\n"		\
3616da068c1SPeter Zijlstra "1:	ldrexd	%0, %H0, [%4]\n"					\
3626da068c1SPeter Zijlstra "	" #op1 " %Q1, %Q0, %Q5\n"					\
3636da068c1SPeter Zijlstra "	" #op2 " %R1, %R0, %R5\n"					\
3646da068c1SPeter Zijlstra "	strexd	%2, %1, %H1, [%4]\n"					\
3656da068c1SPeter Zijlstra "	teq	%2, #0\n"						\
3666da068c1SPeter Zijlstra "	bne	1b"							\
3676da068c1SPeter Zijlstra 	: "=&r" (result), "=&r" (val), "=&r" (tmp), "+Qo" (v->counter)	\
3686da068c1SPeter Zijlstra 	: "r" (&v->counter), "r" (i)					\
3696da068c1SPeter Zijlstra 	: "cc");							\
3706da068c1SPeter Zijlstra 									\
3716da068c1SPeter Zijlstra 	return result;							\
3726da068c1SPeter Zijlstra }
3736da068c1SPeter Zijlstra 
374aee9a554SPeter Zijlstra #define ATOMIC64_OPS(op, op1, op2)					\
375aee9a554SPeter Zijlstra 	ATOMIC64_OP(op, op1, op2)					\
3766da068c1SPeter Zijlstra 	ATOMIC64_OP_RETURN(op, op1, op2)				\
3776da068c1SPeter Zijlstra 	ATOMIC64_FETCH_OP(op, op1, op2)
37824b44a66SWill Deacon 
379aee9a554SPeter Zijlstra ATOMIC64_OPS(add, adds, adc)
380aee9a554SPeter Zijlstra ATOMIC64_OPS(sub, subs, sbc)
38124b44a66SWill Deacon 
3820ca326deSWill Deacon #define atomic64_add_return_relaxed	atomic64_add_return_relaxed
3830ca326deSWill Deacon #define atomic64_sub_return_relaxed	atomic64_sub_return_relaxed
3846da068c1SPeter Zijlstra #define atomic64_fetch_add_relaxed	atomic64_fetch_add_relaxed
3856da068c1SPeter Zijlstra #define atomic64_fetch_sub_relaxed	atomic64_fetch_sub_relaxed
3866da068c1SPeter Zijlstra 
3876da068c1SPeter Zijlstra #undef ATOMIC64_OPS
3886da068c1SPeter Zijlstra #define ATOMIC64_OPS(op, op1, op2)					\
3896da068c1SPeter Zijlstra 	ATOMIC64_OP(op, op1, op2)					\
3906da068c1SPeter Zijlstra 	ATOMIC64_FETCH_OP(op, op1, op2)
3910ca326deSWill Deacon 
39212589790SPeter Zijlstra #define atomic64_andnot atomic64_andnot
39312589790SPeter Zijlstra 
3946da068c1SPeter Zijlstra ATOMIC64_OPS(and, and, and)
3956da068c1SPeter Zijlstra ATOMIC64_OPS(andnot, bic, bic)
3966da068c1SPeter Zijlstra ATOMIC64_OPS(or,  orr, orr)
3976da068c1SPeter Zijlstra ATOMIC64_OPS(xor, eor, eor)
3986da068c1SPeter Zijlstra 
3996da068c1SPeter Zijlstra #define atomic64_fetch_and_relaxed	atomic64_fetch_and_relaxed
4006da068c1SPeter Zijlstra #define atomic64_fetch_andnot_relaxed	atomic64_fetch_andnot_relaxed
4016da068c1SPeter Zijlstra #define atomic64_fetch_or_relaxed	atomic64_fetch_or_relaxed
4026da068c1SPeter Zijlstra #define atomic64_fetch_xor_relaxed	atomic64_fetch_xor_relaxed
40312589790SPeter Zijlstra 
404aee9a554SPeter Zijlstra #undef ATOMIC64_OPS
4056da068c1SPeter Zijlstra #undef ATOMIC64_FETCH_OP
406aee9a554SPeter Zijlstra #undef ATOMIC64_OP_RETURN
407aee9a554SPeter Zijlstra #undef ATOMIC64_OP
40824b44a66SWill Deacon 
409*ef4cdc09SMark Rutland static inline s64 atomic64_cmpxchg_relaxed(atomic64_t *ptr, s64 old, s64 new)
41024b44a66SWill Deacon {
411*ef4cdc09SMark Rutland 	s64 oldval;
41224b44a66SWill Deacon 	unsigned long res;
41324b44a66SWill Deacon 
414c32ffce0SWill Deacon 	prefetchw(&ptr->counter);
41524b44a66SWill Deacon 
41624b44a66SWill Deacon 	do {
41724b44a66SWill Deacon 		__asm__ __volatile__("@ atomic64_cmpxchg\n"
418398aa668SWill Deacon 		"ldrexd		%1, %H1, [%3]\n"
41924b44a66SWill Deacon 		"mov		%0, #0\n"
420398aa668SWill Deacon 		"teq		%1, %4\n"
421398aa668SWill Deacon 		"teqeq		%H1, %H4\n"
422398aa668SWill Deacon 		"strexdeq	%0, %5, %H5, [%3]"
423398aa668SWill Deacon 		: "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
42424b44a66SWill Deacon 		: "r" (&ptr->counter), "r" (old), "r" (new)
42524b44a66SWill Deacon 		: "cc");
42624b44a66SWill Deacon 	} while (res);
42724b44a66SWill Deacon 
42824b44a66SWill Deacon 	return oldval;
42924b44a66SWill Deacon }
4300ca326deSWill Deacon #define atomic64_cmpxchg_relaxed	atomic64_cmpxchg_relaxed
43124b44a66SWill Deacon 
432*ef4cdc09SMark Rutland static inline s64 atomic64_xchg_relaxed(atomic64_t *ptr, s64 new)
43324b44a66SWill Deacon {
434*ef4cdc09SMark Rutland 	s64 result;
43524b44a66SWill Deacon 	unsigned long tmp;
43624b44a66SWill Deacon 
437c32ffce0SWill Deacon 	prefetchw(&ptr->counter);
43824b44a66SWill Deacon 
43924b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_xchg\n"
440398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%3]\n"
441398aa668SWill Deacon "	strexd	%1, %4, %H4, [%3]\n"
44224b44a66SWill Deacon "	teq	%1, #0\n"
44324b44a66SWill Deacon "	bne	1b"
444398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (ptr->counter)
44524b44a66SWill Deacon 	: "r" (&ptr->counter), "r" (new)
44624b44a66SWill Deacon 	: "cc");
44724b44a66SWill Deacon 
44824b44a66SWill Deacon 	return result;
44924b44a66SWill Deacon }
4500ca326deSWill Deacon #define atomic64_xchg_relaxed		atomic64_xchg_relaxed
45124b44a66SWill Deacon 
452*ef4cdc09SMark Rutland static inline s64 atomic64_dec_if_positive(atomic64_t *v)
45324b44a66SWill Deacon {
454*ef4cdc09SMark Rutland 	s64 result;
45524b44a66SWill Deacon 	unsigned long tmp;
45624b44a66SWill Deacon 
45724b44a66SWill Deacon 	smp_mb();
458c32ffce0SWill Deacon 	prefetchw(&v->counter);
45924b44a66SWill Deacon 
46024b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_dec_if_positive\n"
461398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%3]\n"
4622245f924SVictor Kamensky "	subs	%Q0, %Q0, #1\n"
4632245f924SVictor Kamensky "	sbc	%R0, %R0, #0\n"
4642245f924SVictor Kamensky "	teq	%R0, #0\n"
46524b44a66SWill Deacon "	bmi	2f\n"
466398aa668SWill Deacon "	strexd	%1, %0, %H0, [%3]\n"
46724b44a66SWill Deacon "	teq	%1, #0\n"
46824b44a66SWill Deacon "	bne	1b\n"
46924b44a66SWill Deacon "2:"
470398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
47124b44a66SWill Deacon 	: "r" (&v->counter)
47224b44a66SWill Deacon 	: "cc");
47324b44a66SWill Deacon 
47424b44a66SWill Deacon 	smp_mb();
47524b44a66SWill Deacon 
47624b44a66SWill Deacon 	return result;
47724b44a66SWill Deacon }
478b3a2a05fSMark Rutland #define atomic64_dec_if_positive atomic64_dec_if_positive
47924b44a66SWill Deacon 
480*ef4cdc09SMark Rutland static inline s64 atomic64_fetch_add_unless(atomic64_t *v, s64 a, s64 u)
48124b44a66SWill Deacon {
482*ef4cdc09SMark Rutland 	s64 oldval, newval;
48324b44a66SWill Deacon 	unsigned long tmp;
48424b44a66SWill Deacon 
48524b44a66SWill Deacon 	smp_mb();
486c32ffce0SWill Deacon 	prefetchw(&v->counter);
48724b44a66SWill Deacon 
48824b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_add_unless\n"
489398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%4]\n"
490398aa668SWill Deacon "	teq	%0, %5\n"
491398aa668SWill Deacon "	teqeq	%H0, %H5\n"
49224b44a66SWill Deacon "	beq	2f\n"
493fee8ca9fSMark Rutland "	adds	%Q1, %Q0, %Q6\n"
494fee8ca9fSMark Rutland "	adc	%R1, %R0, %R6\n"
495fee8ca9fSMark Rutland "	strexd	%2, %1, %H1, [%4]\n"
49624b44a66SWill Deacon "	teq	%2, #0\n"
49724b44a66SWill Deacon "	bne	1b\n"
49824b44a66SWill Deacon "2:"
499fee8ca9fSMark Rutland 	: "=&r" (oldval), "=&r" (newval), "=&r" (tmp), "+Qo" (v->counter)
50024b44a66SWill Deacon 	: "r" (&v->counter), "r" (u), "r" (a)
50124b44a66SWill Deacon 	: "cc");
50224b44a66SWill Deacon 
503fee8ca9fSMark Rutland 	if (oldval != u)
50424b44a66SWill Deacon 		smp_mb();
50524b44a66SWill Deacon 
506fee8ca9fSMark Rutland 	return oldval;
50724b44a66SWill Deacon }
508fee8ca9fSMark Rutland #define atomic64_fetch_add_unless atomic64_fetch_add_unless
50924b44a66SWill Deacon 
5107847777aSArun Sharma #endif /* !CONFIG_GENERIC_ATOMIC64 */
5114baa9922SRussell King #endif
5124baa9922SRussell King #endif
513