xref: /openbmc/linux/arch/arm/include/asm/atomic.h (revision c32ffce0f66e5d1d4856254516e24f5ef275cd00)
14baa9922SRussell King /*
24baa9922SRussell King  *  arch/arm/include/asm/atomic.h
34baa9922SRussell King  *
44baa9922SRussell King  *  Copyright (C) 1996 Russell King.
54baa9922SRussell King  *  Copyright (C) 2002 Deep Blue Solutions Ltd.
64baa9922SRussell King  *
74baa9922SRussell King  * This program is free software; you can redistribute it and/or modify
84baa9922SRussell King  * it under the terms of the GNU General Public License version 2 as
94baa9922SRussell King  * published by the Free Software Foundation.
104baa9922SRussell King  */
114baa9922SRussell King #ifndef __ASM_ARM_ATOMIC_H
124baa9922SRussell King #define __ASM_ARM_ATOMIC_H
134baa9922SRussell King 
144baa9922SRussell King #include <linux/compiler.h>
15f38d999cSWill Deacon #include <linux/prefetch.h>
16ea435467SMatthew Wilcox #include <linux/types.h>
179f97da78SDavid Howells #include <linux/irqflags.h>
189f97da78SDavid Howells #include <asm/barrier.h>
199f97da78SDavid Howells #include <asm/cmpxchg.h>
204baa9922SRussell King 
214baa9922SRussell King #define ATOMIC_INIT(i)	{ (i) }
224baa9922SRussell King 
234baa9922SRussell King #ifdef __KERNEL__
244baa9922SRussell King 
25200b812dSCatalin Marinas /*
26200b812dSCatalin Marinas  * On ARM, ordinary assignment (str instruction) doesn't clear the local
27200b812dSCatalin Marinas  * strex/ldrex monitor on some implementations. The reason we can use it for
28200b812dSCatalin Marinas  * atomic_set() is the clrex or dummy strex done on every exception return.
29200b812dSCatalin Marinas  */
30f3d46f9dSAnton Blanchard #define atomic_read(v)	(*(volatile int *)&(v)->counter)
31200b812dSCatalin Marinas #define atomic_set(v,i)	(((v)->counter) = (i))
324baa9922SRussell King 
334baa9922SRussell King #if __LINUX_ARM_ARCH__ >= 6
344baa9922SRussell King 
354baa9922SRussell King /*
364baa9922SRussell King  * ARMv6 UP and SMP safe atomic ops.  We use load exclusive and
374baa9922SRussell King  * store exclusive to ensure that these are atomic.  We may loop
38200b812dSCatalin Marinas  * to ensure that the update happens.
394baa9922SRussell King  */
40bac4e960SRussell King static inline void atomic_add(int i, atomic_t *v)
41bac4e960SRussell King {
42bac4e960SRussell King 	unsigned long tmp;
43bac4e960SRussell King 	int result;
44bac4e960SRussell King 
45f38d999cSWill Deacon 	prefetchw(&v->counter);
46bac4e960SRussell King 	__asm__ __volatile__("@ atomic_add\n"
47398aa668SWill Deacon "1:	ldrex	%0, [%3]\n"
48398aa668SWill Deacon "	add	%0, %0, %4\n"
49398aa668SWill Deacon "	strex	%1, %0, [%3]\n"
50bac4e960SRussell King "	teq	%1, #0\n"
51bac4e960SRussell King "	bne	1b"
52398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
53bac4e960SRussell King 	: "r" (&v->counter), "Ir" (i)
54bac4e960SRussell King 	: "cc");
55bac4e960SRussell King }
56bac4e960SRussell King 
574baa9922SRussell King static inline int atomic_add_return(int i, atomic_t *v)
584baa9922SRussell King {
594baa9922SRussell King 	unsigned long tmp;
604baa9922SRussell King 	int result;
614baa9922SRussell King 
62bac4e960SRussell King 	smp_mb();
63*c32ffce0SWill Deacon 	prefetchw(&v->counter);
64bac4e960SRussell King 
654baa9922SRussell King 	__asm__ __volatile__("@ atomic_add_return\n"
66398aa668SWill Deacon "1:	ldrex	%0, [%3]\n"
67398aa668SWill Deacon "	add	%0, %0, %4\n"
68398aa668SWill Deacon "	strex	%1, %0, [%3]\n"
694baa9922SRussell King "	teq	%1, #0\n"
704baa9922SRussell King "	bne	1b"
71398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
724baa9922SRussell King 	: "r" (&v->counter), "Ir" (i)
734baa9922SRussell King 	: "cc");
744baa9922SRussell King 
75bac4e960SRussell King 	smp_mb();
76bac4e960SRussell King 
774baa9922SRussell King 	return result;
784baa9922SRussell King }
794baa9922SRussell King 
80bac4e960SRussell King static inline void atomic_sub(int i, atomic_t *v)
81bac4e960SRussell King {
82bac4e960SRussell King 	unsigned long tmp;
83bac4e960SRussell King 	int result;
84bac4e960SRussell King 
85f38d999cSWill Deacon 	prefetchw(&v->counter);
86bac4e960SRussell King 	__asm__ __volatile__("@ atomic_sub\n"
87398aa668SWill Deacon "1:	ldrex	%0, [%3]\n"
88398aa668SWill Deacon "	sub	%0, %0, %4\n"
89398aa668SWill Deacon "	strex	%1, %0, [%3]\n"
90bac4e960SRussell King "	teq	%1, #0\n"
91bac4e960SRussell King "	bne	1b"
92398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
93bac4e960SRussell King 	: "r" (&v->counter), "Ir" (i)
94bac4e960SRussell King 	: "cc");
95bac4e960SRussell King }
96bac4e960SRussell King 
974baa9922SRussell King static inline int atomic_sub_return(int i, atomic_t *v)
984baa9922SRussell King {
994baa9922SRussell King 	unsigned long tmp;
1004baa9922SRussell King 	int result;
1014baa9922SRussell King 
102bac4e960SRussell King 	smp_mb();
103*c32ffce0SWill Deacon 	prefetchw(&v->counter);
104bac4e960SRussell King 
1054baa9922SRussell King 	__asm__ __volatile__("@ atomic_sub_return\n"
106398aa668SWill Deacon "1:	ldrex	%0, [%3]\n"
107398aa668SWill Deacon "	sub	%0, %0, %4\n"
108398aa668SWill Deacon "	strex	%1, %0, [%3]\n"
1094baa9922SRussell King "	teq	%1, #0\n"
1104baa9922SRussell King "	bne	1b"
111398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
1124baa9922SRussell King 	: "r" (&v->counter), "Ir" (i)
1134baa9922SRussell King 	: "cc");
1144baa9922SRussell King 
115bac4e960SRussell King 	smp_mb();
116bac4e960SRussell King 
1174baa9922SRussell King 	return result;
1184baa9922SRussell King }
1194baa9922SRussell King 
1204baa9922SRussell King static inline int atomic_cmpxchg(atomic_t *ptr, int old, int new)
1214baa9922SRussell King {
1224dcc1cf7SChen Gang 	int oldval;
1234dcc1cf7SChen Gang 	unsigned long res;
1244baa9922SRussell King 
125bac4e960SRussell King 	smp_mb();
126*c32ffce0SWill Deacon 	prefetchw(&ptr->counter);
127bac4e960SRussell King 
1284baa9922SRussell King 	do {
1294baa9922SRussell King 		__asm__ __volatile__("@ atomic_cmpxchg\n"
130398aa668SWill Deacon 		"ldrex	%1, [%3]\n"
1314baa9922SRussell King 		"mov	%0, #0\n"
132398aa668SWill Deacon 		"teq	%1, %4\n"
133398aa668SWill Deacon 		"strexeq %0, %5, [%3]\n"
134398aa668SWill Deacon 		    : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
1354baa9922SRussell King 		    : "r" (&ptr->counter), "Ir" (old), "r" (new)
1364baa9922SRussell King 		    : "cc");
1374baa9922SRussell King 	} while (res);
1384baa9922SRussell King 
139bac4e960SRussell King 	smp_mb();
140bac4e960SRussell King 
1414baa9922SRussell King 	return oldval;
1424baa9922SRussell King }
1434baa9922SRussell King 
1444baa9922SRussell King #else /* ARM_ARCH_6 */
1454baa9922SRussell King 
1464baa9922SRussell King #ifdef CONFIG_SMP
1474baa9922SRussell King #error SMP not supported on pre-ARMv6 CPUs
1484baa9922SRussell King #endif
1494baa9922SRussell King 
1504baa9922SRussell King static inline int atomic_add_return(int i, atomic_t *v)
1514baa9922SRussell King {
1524baa9922SRussell King 	unsigned long flags;
1534baa9922SRussell King 	int val;
1544baa9922SRussell King 
1554baa9922SRussell King 	raw_local_irq_save(flags);
1564baa9922SRussell King 	val = v->counter;
1574baa9922SRussell King 	v->counter = val += i;
1584baa9922SRussell King 	raw_local_irq_restore(flags);
1594baa9922SRussell King 
1604baa9922SRussell King 	return val;
1614baa9922SRussell King }
162bac4e960SRussell King #define atomic_add(i, v)	(void) atomic_add_return(i, v)
1634baa9922SRussell King 
1644baa9922SRussell King static inline int atomic_sub_return(int i, atomic_t *v)
1654baa9922SRussell King {
1664baa9922SRussell King 	unsigned long flags;
1674baa9922SRussell King 	int val;
1684baa9922SRussell King 
1694baa9922SRussell King 	raw_local_irq_save(flags);
1704baa9922SRussell King 	val = v->counter;
1714baa9922SRussell King 	v->counter = val -= i;
1724baa9922SRussell King 	raw_local_irq_restore(flags);
1734baa9922SRussell King 
1744baa9922SRussell King 	return val;
1754baa9922SRussell King }
176bac4e960SRussell King #define atomic_sub(i, v)	(void) atomic_sub_return(i, v)
1774baa9922SRussell King 
1784baa9922SRussell King static inline int atomic_cmpxchg(atomic_t *v, int old, int new)
1794baa9922SRussell King {
1804baa9922SRussell King 	int ret;
1814baa9922SRussell King 	unsigned long flags;
1824baa9922SRussell King 
1834baa9922SRussell King 	raw_local_irq_save(flags);
1844baa9922SRussell King 	ret = v->counter;
1854baa9922SRussell King 	if (likely(ret == old))
1864baa9922SRussell King 		v->counter = new;
1874baa9922SRussell King 	raw_local_irq_restore(flags);
1884baa9922SRussell King 
1894baa9922SRussell King 	return ret;
1904baa9922SRussell King }
1914baa9922SRussell King 
1924baa9922SRussell King #endif /* __LINUX_ARM_ARCH__ */
1934baa9922SRussell King 
1944baa9922SRussell King #define atomic_xchg(v, new) (xchg(&((v)->counter), new))
1954baa9922SRussell King 
196f24219b4SArun Sharma static inline int __atomic_add_unless(atomic_t *v, int a, int u)
1974baa9922SRussell King {
1984baa9922SRussell King 	int c, old;
1994baa9922SRussell King 
2004baa9922SRussell King 	c = atomic_read(v);
2014baa9922SRussell King 	while (c != u && (old = atomic_cmpxchg((v), c, c + a)) != c)
2024baa9922SRussell King 		c = old;
203f24219b4SArun Sharma 	return c;
2044baa9922SRussell King }
2054baa9922SRussell King 
206bac4e960SRussell King #define atomic_inc(v)		atomic_add(1, v)
207bac4e960SRussell King #define atomic_dec(v)		atomic_sub(1, v)
2084baa9922SRussell King 
2094baa9922SRussell King #define atomic_inc_and_test(v)	(atomic_add_return(1, v) == 0)
2104baa9922SRussell King #define atomic_dec_and_test(v)	(atomic_sub_return(1, v) == 0)
2114baa9922SRussell King #define atomic_inc_return(v)    (atomic_add_return(1, v))
2124baa9922SRussell King #define atomic_dec_return(v)    (atomic_sub_return(1, v))
2134baa9922SRussell King #define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0)
2144baa9922SRussell King 
2154baa9922SRussell King #define atomic_add_negative(i,v) (atomic_add_return(i, v) < 0)
2164baa9922SRussell King 
217bac4e960SRussell King #define smp_mb__before_atomic_dec()	smp_mb()
218bac4e960SRussell King #define smp_mb__after_atomic_dec()	smp_mb()
219bac4e960SRussell King #define smp_mb__before_atomic_inc()	smp_mb()
220bac4e960SRussell King #define smp_mb__after_atomic_inc()	smp_mb()
2214baa9922SRussell King 
22224b44a66SWill Deacon #ifndef CONFIG_GENERIC_ATOMIC64
22324b44a66SWill Deacon typedef struct {
224237f1233SChen Gang 	long long counter;
22524b44a66SWill Deacon } atomic64_t;
22624b44a66SWill Deacon 
22724b44a66SWill Deacon #define ATOMIC64_INIT(i) { (i) }
22824b44a66SWill Deacon 
2294fd75911SWill Deacon #ifdef CONFIG_ARM_LPAE
230237f1233SChen Gang static inline long long atomic64_read(const atomic64_t *v)
2314fd75911SWill Deacon {
232237f1233SChen Gang 	long long result;
2334fd75911SWill Deacon 
2344fd75911SWill Deacon 	__asm__ __volatile__("@ atomic64_read\n"
2354fd75911SWill Deacon "	ldrd	%0, %H0, [%1]"
2364fd75911SWill Deacon 	: "=&r" (result)
2374fd75911SWill Deacon 	: "r" (&v->counter), "Qo" (v->counter)
2384fd75911SWill Deacon 	);
2394fd75911SWill Deacon 
2404fd75911SWill Deacon 	return result;
2414fd75911SWill Deacon }
2424fd75911SWill Deacon 
243237f1233SChen Gang static inline void atomic64_set(atomic64_t *v, long long i)
2444fd75911SWill Deacon {
2454fd75911SWill Deacon 	__asm__ __volatile__("@ atomic64_set\n"
2464fd75911SWill Deacon "	strd	%2, %H2, [%1]"
2474fd75911SWill Deacon 	: "=Qo" (v->counter)
2484fd75911SWill Deacon 	: "r" (&v->counter), "r" (i)
2494fd75911SWill Deacon 	);
2504fd75911SWill Deacon }
2514fd75911SWill Deacon #else
252237f1233SChen Gang static inline long long atomic64_read(const atomic64_t *v)
25324b44a66SWill Deacon {
254237f1233SChen Gang 	long long result;
25524b44a66SWill Deacon 
25624b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_read\n"
25724b44a66SWill Deacon "	ldrexd	%0, %H0, [%1]"
25824b44a66SWill Deacon 	: "=&r" (result)
259398aa668SWill Deacon 	: "r" (&v->counter), "Qo" (v->counter)
26024b44a66SWill Deacon 	);
26124b44a66SWill Deacon 
26224b44a66SWill Deacon 	return result;
26324b44a66SWill Deacon }
26424b44a66SWill Deacon 
265237f1233SChen Gang static inline void atomic64_set(atomic64_t *v, long long i)
26624b44a66SWill Deacon {
267237f1233SChen Gang 	long long tmp;
26824b44a66SWill Deacon 
269f38d999cSWill Deacon 	prefetchw(&v->counter);
27024b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_set\n"
271398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%2]\n"
272398aa668SWill Deacon "	strexd	%0, %3, %H3, [%2]\n"
27324b44a66SWill Deacon "	teq	%0, #0\n"
27424b44a66SWill Deacon "	bne	1b"
275398aa668SWill Deacon 	: "=&r" (tmp), "=Qo" (v->counter)
27624b44a66SWill Deacon 	: "r" (&v->counter), "r" (i)
27724b44a66SWill Deacon 	: "cc");
27824b44a66SWill Deacon }
2794fd75911SWill Deacon #endif
28024b44a66SWill Deacon 
281237f1233SChen Gang static inline void atomic64_add(long long i, atomic64_t *v)
28224b44a66SWill Deacon {
283237f1233SChen Gang 	long long result;
28424b44a66SWill Deacon 	unsigned long tmp;
28524b44a66SWill Deacon 
286f38d999cSWill Deacon 	prefetchw(&v->counter);
28724b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_add\n"
288398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%3]\n"
2892245f924SVictor Kamensky "	adds	%Q0, %Q0, %Q4\n"
2902245f924SVictor Kamensky "	adc	%R0, %R0, %R4\n"
291398aa668SWill Deacon "	strexd	%1, %0, %H0, [%3]\n"
29224b44a66SWill Deacon "	teq	%1, #0\n"
29324b44a66SWill Deacon "	bne	1b"
294398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
29524b44a66SWill Deacon 	: "r" (&v->counter), "r" (i)
29624b44a66SWill Deacon 	: "cc");
29724b44a66SWill Deacon }
29824b44a66SWill Deacon 
299237f1233SChen Gang static inline long long atomic64_add_return(long long i, atomic64_t *v)
30024b44a66SWill Deacon {
301237f1233SChen Gang 	long long result;
30224b44a66SWill Deacon 	unsigned long tmp;
30324b44a66SWill Deacon 
30424b44a66SWill Deacon 	smp_mb();
305*c32ffce0SWill Deacon 	prefetchw(&v->counter);
30624b44a66SWill Deacon 
30724b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_add_return\n"
308398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%3]\n"
3092245f924SVictor Kamensky "	adds	%Q0, %Q0, %Q4\n"
3102245f924SVictor Kamensky "	adc	%R0, %R0, %R4\n"
311398aa668SWill Deacon "	strexd	%1, %0, %H0, [%3]\n"
31224b44a66SWill Deacon "	teq	%1, #0\n"
31324b44a66SWill Deacon "	bne	1b"
314398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
31524b44a66SWill Deacon 	: "r" (&v->counter), "r" (i)
31624b44a66SWill Deacon 	: "cc");
31724b44a66SWill Deacon 
31824b44a66SWill Deacon 	smp_mb();
31924b44a66SWill Deacon 
32024b44a66SWill Deacon 	return result;
32124b44a66SWill Deacon }
32224b44a66SWill Deacon 
323237f1233SChen Gang static inline void atomic64_sub(long long i, atomic64_t *v)
32424b44a66SWill Deacon {
325237f1233SChen Gang 	long long result;
32624b44a66SWill Deacon 	unsigned long tmp;
32724b44a66SWill Deacon 
328f38d999cSWill Deacon 	prefetchw(&v->counter);
32924b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_sub\n"
330398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%3]\n"
3312245f924SVictor Kamensky "	subs	%Q0, %Q0, %Q4\n"
3322245f924SVictor Kamensky "	sbc	%R0, %R0, %R4\n"
333398aa668SWill Deacon "	strexd	%1, %0, %H0, [%3]\n"
33424b44a66SWill Deacon "	teq	%1, #0\n"
33524b44a66SWill Deacon "	bne	1b"
336398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
33724b44a66SWill Deacon 	: "r" (&v->counter), "r" (i)
33824b44a66SWill Deacon 	: "cc");
33924b44a66SWill Deacon }
34024b44a66SWill Deacon 
341237f1233SChen Gang static inline long long atomic64_sub_return(long long i, atomic64_t *v)
34224b44a66SWill Deacon {
343237f1233SChen Gang 	long long result;
34424b44a66SWill Deacon 	unsigned long tmp;
34524b44a66SWill Deacon 
34624b44a66SWill Deacon 	smp_mb();
347*c32ffce0SWill Deacon 	prefetchw(&v->counter);
34824b44a66SWill Deacon 
34924b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_sub_return\n"
350398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%3]\n"
3512245f924SVictor Kamensky "	subs	%Q0, %Q0, %Q4\n"
3522245f924SVictor Kamensky "	sbc	%R0, %R0, %R4\n"
353398aa668SWill Deacon "	strexd	%1, %0, %H0, [%3]\n"
35424b44a66SWill Deacon "	teq	%1, #0\n"
35524b44a66SWill Deacon "	bne	1b"
356398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
35724b44a66SWill Deacon 	: "r" (&v->counter), "r" (i)
35824b44a66SWill Deacon 	: "cc");
35924b44a66SWill Deacon 
36024b44a66SWill Deacon 	smp_mb();
36124b44a66SWill Deacon 
36224b44a66SWill Deacon 	return result;
36324b44a66SWill Deacon }
36424b44a66SWill Deacon 
365237f1233SChen Gang static inline long long atomic64_cmpxchg(atomic64_t *ptr, long long old,
366237f1233SChen Gang 					long long new)
36724b44a66SWill Deacon {
368237f1233SChen Gang 	long long oldval;
36924b44a66SWill Deacon 	unsigned long res;
37024b44a66SWill Deacon 
37124b44a66SWill Deacon 	smp_mb();
372*c32ffce0SWill Deacon 	prefetchw(&ptr->counter);
37324b44a66SWill Deacon 
37424b44a66SWill Deacon 	do {
37524b44a66SWill Deacon 		__asm__ __volatile__("@ atomic64_cmpxchg\n"
376398aa668SWill Deacon 		"ldrexd		%1, %H1, [%3]\n"
37724b44a66SWill Deacon 		"mov		%0, #0\n"
378398aa668SWill Deacon 		"teq		%1, %4\n"
379398aa668SWill Deacon 		"teqeq		%H1, %H4\n"
380398aa668SWill Deacon 		"strexdeq	%0, %5, %H5, [%3]"
381398aa668SWill Deacon 		: "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
38224b44a66SWill Deacon 		: "r" (&ptr->counter), "r" (old), "r" (new)
38324b44a66SWill Deacon 		: "cc");
38424b44a66SWill Deacon 	} while (res);
38524b44a66SWill Deacon 
38624b44a66SWill Deacon 	smp_mb();
38724b44a66SWill Deacon 
38824b44a66SWill Deacon 	return oldval;
38924b44a66SWill Deacon }
39024b44a66SWill Deacon 
391237f1233SChen Gang static inline long long atomic64_xchg(atomic64_t *ptr, long long new)
39224b44a66SWill Deacon {
393237f1233SChen Gang 	long long result;
39424b44a66SWill Deacon 	unsigned long tmp;
39524b44a66SWill Deacon 
39624b44a66SWill Deacon 	smp_mb();
397*c32ffce0SWill Deacon 	prefetchw(&ptr->counter);
39824b44a66SWill Deacon 
39924b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_xchg\n"
400398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%3]\n"
401398aa668SWill Deacon "	strexd	%1, %4, %H4, [%3]\n"
40224b44a66SWill Deacon "	teq	%1, #0\n"
40324b44a66SWill Deacon "	bne	1b"
404398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (ptr->counter)
40524b44a66SWill Deacon 	: "r" (&ptr->counter), "r" (new)
40624b44a66SWill Deacon 	: "cc");
40724b44a66SWill Deacon 
40824b44a66SWill Deacon 	smp_mb();
40924b44a66SWill Deacon 
41024b44a66SWill Deacon 	return result;
41124b44a66SWill Deacon }
41224b44a66SWill Deacon 
413237f1233SChen Gang static inline long long atomic64_dec_if_positive(atomic64_t *v)
41424b44a66SWill Deacon {
415237f1233SChen Gang 	long long result;
41624b44a66SWill Deacon 	unsigned long tmp;
41724b44a66SWill Deacon 
41824b44a66SWill Deacon 	smp_mb();
419*c32ffce0SWill Deacon 	prefetchw(&v->counter);
42024b44a66SWill Deacon 
42124b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_dec_if_positive\n"
422398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%3]\n"
4232245f924SVictor Kamensky "	subs	%Q0, %Q0, #1\n"
4242245f924SVictor Kamensky "	sbc	%R0, %R0, #0\n"
4252245f924SVictor Kamensky "	teq	%R0, #0\n"
42624b44a66SWill Deacon "	bmi	2f\n"
427398aa668SWill Deacon "	strexd	%1, %0, %H0, [%3]\n"
42824b44a66SWill Deacon "	teq	%1, #0\n"
42924b44a66SWill Deacon "	bne	1b\n"
43024b44a66SWill Deacon "2:"
431398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
43224b44a66SWill Deacon 	: "r" (&v->counter)
43324b44a66SWill Deacon 	: "cc");
43424b44a66SWill Deacon 
43524b44a66SWill Deacon 	smp_mb();
43624b44a66SWill Deacon 
43724b44a66SWill Deacon 	return result;
43824b44a66SWill Deacon }
43924b44a66SWill Deacon 
440237f1233SChen Gang static inline int atomic64_add_unless(atomic64_t *v, long long a, long long u)
44124b44a66SWill Deacon {
442237f1233SChen Gang 	long long val;
44324b44a66SWill Deacon 	unsigned long tmp;
44424b44a66SWill Deacon 	int ret = 1;
44524b44a66SWill Deacon 
44624b44a66SWill Deacon 	smp_mb();
447*c32ffce0SWill Deacon 	prefetchw(&v->counter);
44824b44a66SWill Deacon 
44924b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_add_unless\n"
450398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%4]\n"
451398aa668SWill Deacon "	teq	%0, %5\n"
452398aa668SWill Deacon "	teqeq	%H0, %H5\n"
45324b44a66SWill Deacon "	moveq	%1, #0\n"
45424b44a66SWill Deacon "	beq	2f\n"
4552245f924SVictor Kamensky "	adds	%Q0, %Q0, %Q6\n"
4562245f924SVictor Kamensky "	adc	%R0, %R0, %R6\n"
457398aa668SWill Deacon "	strexd	%2, %0, %H0, [%4]\n"
45824b44a66SWill Deacon "	teq	%2, #0\n"
45924b44a66SWill Deacon "	bne	1b\n"
46024b44a66SWill Deacon "2:"
461398aa668SWill Deacon 	: "=&r" (val), "+r" (ret), "=&r" (tmp), "+Qo" (v->counter)
46224b44a66SWill Deacon 	: "r" (&v->counter), "r" (u), "r" (a)
46324b44a66SWill Deacon 	: "cc");
46424b44a66SWill Deacon 
46524b44a66SWill Deacon 	if (ret)
46624b44a66SWill Deacon 		smp_mb();
46724b44a66SWill Deacon 
46824b44a66SWill Deacon 	return ret;
46924b44a66SWill Deacon }
47024b44a66SWill Deacon 
47124b44a66SWill Deacon #define atomic64_add_negative(a, v)	(atomic64_add_return((a), (v)) < 0)
47224b44a66SWill Deacon #define atomic64_inc(v)			atomic64_add(1LL, (v))
47324b44a66SWill Deacon #define atomic64_inc_return(v)		atomic64_add_return(1LL, (v))
47424b44a66SWill Deacon #define atomic64_inc_and_test(v)	(atomic64_inc_return(v) == 0)
47524b44a66SWill Deacon #define atomic64_sub_and_test(a, v)	(atomic64_sub_return((a), (v)) == 0)
47624b44a66SWill Deacon #define atomic64_dec(v)			atomic64_sub(1LL, (v))
47724b44a66SWill Deacon #define atomic64_dec_return(v)		atomic64_sub_return(1LL, (v))
47824b44a66SWill Deacon #define atomic64_dec_and_test(v)	(atomic64_dec_return((v)) == 0)
47924b44a66SWill Deacon #define atomic64_inc_not_zero(v)	atomic64_add_unless((v), 1LL, 0LL)
48024b44a66SWill Deacon 
4817847777aSArun Sharma #endif /* !CONFIG_GENERIC_ATOMIC64 */
4824baa9922SRussell King #endif
4834baa9922SRussell King #endif
484