xref: /openbmc/linux/arch/arm/include/asm/atomic.h (revision aee9a55452f0371258e18b41649ce650ff344090)
14baa9922SRussell King /*
24baa9922SRussell King  *  arch/arm/include/asm/atomic.h
34baa9922SRussell King  *
44baa9922SRussell King  *  Copyright (C) 1996 Russell King.
54baa9922SRussell King  *  Copyright (C) 2002 Deep Blue Solutions Ltd.
64baa9922SRussell King  *
74baa9922SRussell King  * This program is free software; you can redistribute it and/or modify
84baa9922SRussell King  * it under the terms of the GNU General Public License version 2 as
94baa9922SRussell King  * published by the Free Software Foundation.
104baa9922SRussell King  */
114baa9922SRussell King #ifndef __ASM_ARM_ATOMIC_H
124baa9922SRussell King #define __ASM_ARM_ATOMIC_H
134baa9922SRussell King 
144baa9922SRussell King #include <linux/compiler.h>
15f38d999cSWill Deacon #include <linux/prefetch.h>
16ea435467SMatthew Wilcox #include <linux/types.h>
179f97da78SDavid Howells #include <linux/irqflags.h>
189f97da78SDavid Howells #include <asm/barrier.h>
199f97da78SDavid Howells #include <asm/cmpxchg.h>
204baa9922SRussell King 
214baa9922SRussell King #define ATOMIC_INIT(i)	{ (i) }
224baa9922SRussell King 
234baa9922SRussell King #ifdef __KERNEL__
244baa9922SRussell King 
25200b812dSCatalin Marinas /*
26200b812dSCatalin Marinas  * On ARM, ordinary assignment (str instruction) doesn't clear the local
27200b812dSCatalin Marinas  * strex/ldrex monitor on some implementations. The reason we can use it for
28200b812dSCatalin Marinas  * atomic_set() is the clrex or dummy strex done on every exception return.
29200b812dSCatalin Marinas  */
30f3d46f9dSAnton Blanchard #define atomic_read(v)	(*(volatile int *)&(v)->counter)
31200b812dSCatalin Marinas #define atomic_set(v,i)	(((v)->counter) = (i))
324baa9922SRussell King 
334baa9922SRussell King #if __LINUX_ARM_ARCH__ >= 6
344baa9922SRussell King 
354baa9922SRussell King /*
364baa9922SRussell King  * ARMv6 UP and SMP safe atomic ops.  We use load exclusive and
374baa9922SRussell King  * store exclusive to ensure that these are atomic.  We may loop
38200b812dSCatalin Marinas  * to ensure that the update happens.
394baa9922SRussell King  */
40bac4e960SRussell King 
41*aee9a554SPeter Zijlstra #define ATOMIC_OP(op, c_op, asm_op)					\
42*aee9a554SPeter Zijlstra static inline void atomic_##op(int i, atomic_t *v)			\
43*aee9a554SPeter Zijlstra {									\
44*aee9a554SPeter Zijlstra 	unsigned long tmp;						\
45*aee9a554SPeter Zijlstra 	int result;							\
46*aee9a554SPeter Zijlstra 									\
47*aee9a554SPeter Zijlstra 	prefetchw(&v->counter);						\
48*aee9a554SPeter Zijlstra 	__asm__ __volatile__("@ atomic_" #op "\n"			\
49*aee9a554SPeter Zijlstra "1:	ldrex	%0, [%3]\n"						\
50*aee9a554SPeter Zijlstra "	" #asm_op "	%0, %0, %4\n"					\
51*aee9a554SPeter Zijlstra "	strex	%1, %0, [%3]\n"						\
52*aee9a554SPeter Zijlstra "	teq	%1, #0\n"						\
53*aee9a554SPeter Zijlstra "	bne	1b"							\
54*aee9a554SPeter Zijlstra 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)		\
55*aee9a554SPeter Zijlstra 	: "r" (&v->counter), "Ir" (i)					\
56*aee9a554SPeter Zijlstra 	: "cc");							\
57*aee9a554SPeter Zijlstra }									\
58bac4e960SRussell King 
59*aee9a554SPeter Zijlstra #define ATOMIC_OP_RETURN(op, c_op, asm_op)				\
60*aee9a554SPeter Zijlstra static inline int atomic_##op##_return(int i, atomic_t *v)		\
61*aee9a554SPeter Zijlstra {									\
62*aee9a554SPeter Zijlstra 	unsigned long tmp;						\
63*aee9a554SPeter Zijlstra 	int result;							\
64*aee9a554SPeter Zijlstra 									\
65*aee9a554SPeter Zijlstra 	smp_mb();							\
66*aee9a554SPeter Zijlstra 	prefetchw(&v->counter);						\
67*aee9a554SPeter Zijlstra 									\
68*aee9a554SPeter Zijlstra 	__asm__ __volatile__("@ atomic_" #op "_return\n"		\
69*aee9a554SPeter Zijlstra "1:	ldrex	%0, [%3]\n"						\
70*aee9a554SPeter Zijlstra "	" #asm_op "	%0, %0, %4\n"					\
71*aee9a554SPeter Zijlstra "	strex	%1, %0, [%3]\n"						\
72*aee9a554SPeter Zijlstra "	teq	%1, #0\n"						\
73*aee9a554SPeter Zijlstra "	bne	1b"							\
74*aee9a554SPeter Zijlstra 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)		\
75*aee9a554SPeter Zijlstra 	: "r" (&v->counter), "Ir" (i)					\
76*aee9a554SPeter Zijlstra 	: "cc");							\
77*aee9a554SPeter Zijlstra 									\
78*aee9a554SPeter Zijlstra 	smp_mb();							\
79*aee9a554SPeter Zijlstra 									\
80*aee9a554SPeter Zijlstra 	return result;							\
814baa9922SRussell King }
824baa9922SRussell King 
834baa9922SRussell King static inline int atomic_cmpxchg(atomic_t *ptr, int old, int new)
844baa9922SRussell King {
854dcc1cf7SChen Gang 	int oldval;
864dcc1cf7SChen Gang 	unsigned long res;
874baa9922SRussell King 
88bac4e960SRussell King 	smp_mb();
89c32ffce0SWill Deacon 	prefetchw(&ptr->counter);
90bac4e960SRussell King 
914baa9922SRussell King 	do {
924baa9922SRussell King 		__asm__ __volatile__("@ atomic_cmpxchg\n"
93398aa668SWill Deacon 		"ldrex	%1, [%3]\n"
944baa9922SRussell King 		"mov	%0, #0\n"
95398aa668SWill Deacon 		"teq	%1, %4\n"
96398aa668SWill Deacon 		"strexeq %0, %5, [%3]\n"
97398aa668SWill Deacon 		    : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
984baa9922SRussell King 		    : "r" (&ptr->counter), "Ir" (old), "r" (new)
994baa9922SRussell King 		    : "cc");
1004baa9922SRussell King 	} while (res);
1014baa9922SRussell King 
102bac4e960SRussell King 	smp_mb();
103bac4e960SRussell King 
1044baa9922SRussell King 	return oldval;
1054baa9922SRussell King }
1064baa9922SRussell King 
107db38ee87SWill Deacon static inline int __atomic_add_unless(atomic_t *v, int a, int u)
108db38ee87SWill Deacon {
109db38ee87SWill Deacon 	int oldval, newval;
110db38ee87SWill Deacon 	unsigned long tmp;
111db38ee87SWill Deacon 
112db38ee87SWill Deacon 	smp_mb();
113db38ee87SWill Deacon 	prefetchw(&v->counter);
114db38ee87SWill Deacon 
115db38ee87SWill Deacon 	__asm__ __volatile__ ("@ atomic_add_unless\n"
116db38ee87SWill Deacon "1:	ldrex	%0, [%4]\n"
117db38ee87SWill Deacon "	teq	%0, %5\n"
118db38ee87SWill Deacon "	beq	2f\n"
119db38ee87SWill Deacon "	add	%1, %0, %6\n"
120db38ee87SWill Deacon "	strex	%2, %1, [%4]\n"
121db38ee87SWill Deacon "	teq	%2, #0\n"
122db38ee87SWill Deacon "	bne	1b\n"
123db38ee87SWill Deacon "2:"
124db38ee87SWill Deacon 	: "=&r" (oldval), "=&r" (newval), "=&r" (tmp), "+Qo" (v->counter)
125db38ee87SWill Deacon 	: "r" (&v->counter), "r" (u), "r" (a)
126db38ee87SWill Deacon 	: "cc");
127db38ee87SWill Deacon 
128db38ee87SWill Deacon 	if (oldval != u)
129db38ee87SWill Deacon 		smp_mb();
130db38ee87SWill Deacon 
131db38ee87SWill Deacon 	return oldval;
132db38ee87SWill Deacon }
133db38ee87SWill Deacon 
1344baa9922SRussell King #else /* ARM_ARCH_6 */
1354baa9922SRussell King 
1364baa9922SRussell King #ifdef CONFIG_SMP
1374baa9922SRussell King #error SMP not supported on pre-ARMv6 CPUs
1384baa9922SRussell King #endif
1394baa9922SRussell King 
140*aee9a554SPeter Zijlstra #define ATOMIC_OP(op, c_op, asm_op)					\
141*aee9a554SPeter Zijlstra static inline void atomic_##op(int i, atomic_t *v)			\
142*aee9a554SPeter Zijlstra {									\
143*aee9a554SPeter Zijlstra 	unsigned long flags;						\
144*aee9a554SPeter Zijlstra 									\
145*aee9a554SPeter Zijlstra 	raw_local_irq_save(flags);					\
146*aee9a554SPeter Zijlstra 	v->counter c_op i;						\
147*aee9a554SPeter Zijlstra 	raw_local_irq_restore(flags);					\
148*aee9a554SPeter Zijlstra }									\
1494baa9922SRussell King 
150*aee9a554SPeter Zijlstra #define ATOMIC_OP_RETURN(op, c_op, asm_op)				\
151*aee9a554SPeter Zijlstra static inline int atomic_##op##_return(int i, atomic_t *v)		\
152*aee9a554SPeter Zijlstra {									\
153*aee9a554SPeter Zijlstra 	unsigned long flags;						\
154*aee9a554SPeter Zijlstra 	int val;							\
155*aee9a554SPeter Zijlstra 									\
156*aee9a554SPeter Zijlstra 	raw_local_irq_save(flags);					\
157*aee9a554SPeter Zijlstra 	v->counter c_op i;						\
158*aee9a554SPeter Zijlstra 	val = v->counter;						\
159*aee9a554SPeter Zijlstra 	raw_local_irq_restore(flags);					\
160*aee9a554SPeter Zijlstra 									\
161*aee9a554SPeter Zijlstra 	return val;							\
1624baa9922SRussell King }
1634baa9922SRussell King 
1644baa9922SRussell King static inline int atomic_cmpxchg(atomic_t *v, int old, int new)
1654baa9922SRussell King {
1664baa9922SRussell King 	int ret;
1674baa9922SRussell King 	unsigned long flags;
1684baa9922SRussell King 
1694baa9922SRussell King 	raw_local_irq_save(flags);
1704baa9922SRussell King 	ret = v->counter;
1714baa9922SRussell King 	if (likely(ret == old))
1724baa9922SRussell King 		v->counter = new;
1734baa9922SRussell King 	raw_local_irq_restore(flags);
1744baa9922SRussell King 
1754baa9922SRussell King 	return ret;
1764baa9922SRussell King }
1774baa9922SRussell King 
178f24219b4SArun Sharma static inline int __atomic_add_unless(atomic_t *v, int a, int u)
1794baa9922SRussell King {
1804baa9922SRussell King 	int c, old;
1814baa9922SRussell King 
1824baa9922SRussell King 	c = atomic_read(v);
1834baa9922SRussell King 	while (c != u && (old = atomic_cmpxchg((v), c, c + a)) != c)
1844baa9922SRussell King 		c = old;
185f24219b4SArun Sharma 	return c;
1864baa9922SRussell King }
1874baa9922SRussell King 
188db38ee87SWill Deacon #endif /* __LINUX_ARM_ARCH__ */
189db38ee87SWill Deacon 
190*aee9a554SPeter Zijlstra #define ATOMIC_OPS(op, c_op, asm_op)					\
191*aee9a554SPeter Zijlstra 	ATOMIC_OP(op, c_op, asm_op)					\
192*aee9a554SPeter Zijlstra 	ATOMIC_OP_RETURN(op, c_op, asm_op)
193*aee9a554SPeter Zijlstra 
194*aee9a554SPeter Zijlstra ATOMIC_OPS(add, +=, add)
195*aee9a554SPeter Zijlstra ATOMIC_OPS(sub, -=, sub)
196*aee9a554SPeter Zijlstra 
197*aee9a554SPeter Zijlstra #undef ATOMIC_OPS
198*aee9a554SPeter Zijlstra #undef ATOMIC_OP_RETURN
199*aee9a554SPeter Zijlstra #undef ATOMIC_OP
200*aee9a554SPeter Zijlstra 
201db38ee87SWill Deacon #define atomic_xchg(v, new) (xchg(&((v)->counter), new))
202db38ee87SWill Deacon 
203bac4e960SRussell King #define atomic_inc(v)		atomic_add(1, v)
204bac4e960SRussell King #define atomic_dec(v)		atomic_sub(1, v)
2054baa9922SRussell King 
2064baa9922SRussell King #define atomic_inc_and_test(v)	(atomic_add_return(1, v) == 0)
2074baa9922SRussell King #define atomic_dec_and_test(v)	(atomic_sub_return(1, v) == 0)
2084baa9922SRussell King #define atomic_inc_return(v)    (atomic_add_return(1, v))
2094baa9922SRussell King #define atomic_dec_return(v)    (atomic_sub_return(1, v))
2104baa9922SRussell King #define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0)
2114baa9922SRussell King 
2124baa9922SRussell King #define atomic_add_negative(i,v) (atomic_add_return(i, v) < 0)
2134baa9922SRussell King 
21424b44a66SWill Deacon #ifndef CONFIG_GENERIC_ATOMIC64
21524b44a66SWill Deacon typedef struct {
216237f1233SChen Gang 	long long counter;
21724b44a66SWill Deacon } atomic64_t;
21824b44a66SWill Deacon 
21924b44a66SWill Deacon #define ATOMIC64_INIT(i) { (i) }
22024b44a66SWill Deacon 
2214fd75911SWill Deacon #ifdef CONFIG_ARM_LPAE
222237f1233SChen Gang static inline long long atomic64_read(const atomic64_t *v)
2234fd75911SWill Deacon {
224237f1233SChen Gang 	long long result;
2254fd75911SWill Deacon 
2264fd75911SWill Deacon 	__asm__ __volatile__("@ atomic64_read\n"
2274fd75911SWill Deacon "	ldrd	%0, %H0, [%1]"
2284fd75911SWill Deacon 	: "=&r" (result)
2294fd75911SWill Deacon 	: "r" (&v->counter), "Qo" (v->counter)
2304fd75911SWill Deacon 	);
2314fd75911SWill Deacon 
2324fd75911SWill Deacon 	return result;
2334fd75911SWill Deacon }
2344fd75911SWill Deacon 
235237f1233SChen Gang static inline void atomic64_set(atomic64_t *v, long long i)
2364fd75911SWill Deacon {
2374fd75911SWill Deacon 	__asm__ __volatile__("@ atomic64_set\n"
2384fd75911SWill Deacon "	strd	%2, %H2, [%1]"
2394fd75911SWill Deacon 	: "=Qo" (v->counter)
2404fd75911SWill Deacon 	: "r" (&v->counter), "r" (i)
2414fd75911SWill Deacon 	);
2424fd75911SWill Deacon }
2434fd75911SWill Deacon #else
244237f1233SChen Gang static inline long long atomic64_read(const atomic64_t *v)
24524b44a66SWill Deacon {
246237f1233SChen Gang 	long long result;
24724b44a66SWill Deacon 
24824b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_read\n"
24924b44a66SWill Deacon "	ldrexd	%0, %H0, [%1]"
25024b44a66SWill Deacon 	: "=&r" (result)
251398aa668SWill Deacon 	: "r" (&v->counter), "Qo" (v->counter)
25224b44a66SWill Deacon 	);
25324b44a66SWill Deacon 
25424b44a66SWill Deacon 	return result;
25524b44a66SWill Deacon }
25624b44a66SWill Deacon 
257237f1233SChen Gang static inline void atomic64_set(atomic64_t *v, long long i)
25824b44a66SWill Deacon {
259237f1233SChen Gang 	long long tmp;
26024b44a66SWill Deacon 
261f38d999cSWill Deacon 	prefetchw(&v->counter);
26224b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_set\n"
263398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%2]\n"
264398aa668SWill Deacon "	strexd	%0, %3, %H3, [%2]\n"
26524b44a66SWill Deacon "	teq	%0, #0\n"
26624b44a66SWill Deacon "	bne	1b"
267398aa668SWill Deacon 	: "=&r" (tmp), "=Qo" (v->counter)
26824b44a66SWill Deacon 	: "r" (&v->counter), "r" (i)
26924b44a66SWill Deacon 	: "cc");
27024b44a66SWill Deacon }
2714fd75911SWill Deacon #endif
27224b44a66SWill Deacon 
273*aee9a554SPeter Zijlstra #define ATOMIC64_OP(op, op1, op2)					\
274*aee9a554SPeter Zijlstra static inline void atomic64_##op(long long i, atomic64_t *v)		\
275*aee9a554SPeter Zijlstra {									\
276*aee9a554SPeter Zijlstra 	long long result;						\
277*aee9a554SPeter Zijlstra 	unsigned long tmp;						\
278*aee9a554SPeter Zijlstra 									\
279*aee9a554SPeter Zijlstra 	prefetchw(&v->counter);						\
280*aee9a554SPeter Zijlstra 	__asm__ __volatile__("@ atomic64_" #op "\n"			\
281*aee9a554SPeter Zijlstra "1:	ldrexd	%0, %H0, [%3]\n"					\
282*aee9a554SPeter Zijlstra "	" #op1 " %Q0, %Q0, %Q4\n"					\
283*aee9a554SPeter Zijlstra "	" #op2 " %R0, %R0, %R4\n"					\
284*aee9a554SPeter Zijlstra "	strexd	%1, %0, %H0, [%3]\n"					\
285*aee9a554SPeter Zijlstra "	teq	%1, #0\n"						\
286*aee9a554SPeter Zijlstra "	bne	1b"							\
287*aee9a554SPeter Zijlstra 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)		\
288*aee9a554SPeter Zijlstra 	: "r" (&v->counter), "r" (i)					\
289*aee9a554SPeter Zijlstra 	: "cc");							\
290*aee9a554SPeter Zijlstra }									\
29124b44a66SWill Deacon 
292*aee9a554SPeter Zijlstra #define ATOMIC64_OP_RETURN(op, op1, op2)				\
293*aee9a554SPeter Zijlstra static inline long long atomic64_##op##_return(long long i, atomic64_t *v) \
294*aee9a554SPeter Zijlstra {									\
295*aee9a554SPeter Zijlstra 	long long result;						\
296*aee9a554SPeter Zijlstra 	unsigned long tmp;						\
297*aee9a554SPeter Zijlstra 									\
298*aee9a554SPeter Zijlstra 	smp_mb();							\
299*aee9a554SPeter Zijlstra 	prefetchw(&v->counter);						\
300*aee9a554SPeter Zijlstra 									\
301*aee9a554SPeter Zijlstra 	__asm__ __volatile__("@ atomic64_" #op "_return\n"		\
302*aee9a554SPeter Zijlstra "1:	ldrexd	%0, %H0, [%3]\n"					\
303*aee9a554SPeter Zijlstra "	" #op1 " %Q0, %Q0, %Q4\n"					\
304*aee9a554SPeter Zijlstra "	" #op2 " %R0, %R0, %R4\n"					\
305*aee9a554SPeter Zijlstra "	strexd	%1, %0, %H0, [%3]\n"					\
306*aee9a554SPeter Zijlstra "	teq	%1, #0\n"						\
307*aee9a554SPeter Zijlstra "	bne	1b"							\
308*aee9a554SPeter Zijlstra 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)		\
309*aee9a554SPeter Zijlstra 	: "r" (&v->counter), "r" (i)					\
310*aee9a554SPeter Zijlstra 	: "cc");							\
311*aee9a554SPeter Zijlstra 									\
312*aee9a554SPeter Zijlstra 	smp_mb();							\
313*aee9a554SPeter Zijlstra 									\
314*aee9a554SPeter Zijlstra 	return result;							\
31524b44a66SWill Deacon }
31624b44a66SWill Deacon 
317*aee9a554SPeter Zijlstra #define ATOMIC64_OPS(op, op1, op2)					\
318*aee9a554SPeter Zijlstra 	ATOMIC64_OP(op, op1, op2)					\
319*aee9a554SPeter Zijlstra 	ATOMIC64_OP_RETURN(op, op1, op2)
32024b44a66SWill Deacon 
321*aee9a554SPeter Zijlstra ATOMIC64_OPS(add, adds, adc)
322*aee9a554SPeter Zijlstra ATOMIC64_OPS(sub, subs, sbc)
32324b44a66SWill Deacon 
324*aee9a554SPeter Zijlstra #undef ATOMIC64_OPS
325*aee9a554SPeter Zijlstra #undef ATOMIC64_OP_RETURN
326*aee9a554SPeter Zijlstra #undef ATOMIC64_OP
32724b44a66SWill Deacon 
328237f1233SChen Gang static inline long long atomic64_cmpxchg(atomic64_t *ptr, long long old,
329237f1233SChen Gang 					long long new)
33024b44a66SWill Deacon {
331237f1233SChen Gang 	long long oldval;
33224b44a66SWill Deacon 	unsigned long res;
33324b44a66SWill Deacon 
33424b44a66SWill Deacon 	smp_mb();
335c32ffce0SWill Deacon 	prefetchw(&ptr->counter);
33624b44a66SWill Deacon 
33724b44a66SWill Deacon 	do {
33824b44a66SWill Deacon 		__asm__ __volatile__("@ atomic64_cmpxchg\n"
339398aa668SWill Deacon 		"ldrexd		%1, %H1, [%3]\n"
34024b44a66SWill Deacon 		"mov		%0, #0\n"
341398aa668SWill Deacon 		"teq		%1, %4\n"
342398aa668SWill Deacon 		"teqeq		%H1, %H4\n"
343398aa668SWill Deacon 		"strexdeq	%0, %5, %H5, [%3]"
344398aa668SWill Deacon 		: "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
34524b44a66SWill Deacon 		: "r" (&ptr->counter), "r" (old), "r" (new)
34624b44a66SWill Deacon 		: "cc");
34724b44a66SWill Deacon 	} while (res);
34824b44a66SWill Deacon 
34924b44a66SWill Deacon 	smp_mb();
35024b44a66SWill Deacon 
35124b44a66SWill Deacon 	return oldval;
35224b44a66SWill Deacon }
35324b44a66SWill Deacon 
354237f1233SChen Gang static inline long long atomic64_xchg(atomic64_t *ptr, long long new)
35524b44a66SWill Deacon {
356237f1233SChen Gang 	long long result;
35724b44a66SWill Deacon 	unsigned long tmp;
35824b44a66SWill Deacon 
35924b44a66SWill Deacon 	smp_mb();
360c32ffce0SWill Deacon 	prefetchw(&ptr->counter);
36124b44a66SWill Deacon 
36224b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_xchg\n"
363398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%3]\n"
364398aa668SWill Deacon "	strexd	%1, %4, %H4, [%3]\n"
36524b44a66SWill Deacon "	teq	%1, #0\n"
36624b44a66SWill Deacon "	bne	1b"
367398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (ptr->counter)
36824b44a66SWill Deacon 	: "r" (&ptr->counter), "r" (new)
36924b44a66SWill Deacon 	: "cc");
37024b44a66SWill Deacon 
37124b44a66SWill Deacon 	smp_mb();
37224b44a66SWill Deacon 
37324b44a66SWill Deacon 	return result;
37424b44a66SWill Deacon }
37524b44a66SWill Deacon 
376237f1233SChen Gang static inline long long atomic64_dec_if_positive(atomic64_t *v)
37724b44a66SWill Deacon {
378237f1233SChen Gang 	long long result;
37924b44a66SWill Deacon 	unsigned long tmp;
38024b44a66SWill Deacon 
38124b44a66SWill Deacon 	smp_mb();
382c32ffce0SWill Deacon 	prefetchw(&v->counter);
38324b44a66SWill Deacon 
38424b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_dec_if_positive\n"
385398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%3]\n"
3862245f924SVictor Kamensky "	subs	%Q0, %Q0, #1\n"
3872245f924SVictor Kamensky "	sbc	%R0, %R0, #0\n"
3882245f924SVictor Kamensky "	teq	%R0, #0\n"
38924b44a66SWill Deacon "	bmi	2f\n"
390398aa668SWill Deacon "	strexd	%1, %0, %H0, [%3]\n"
39124b44a66SWill Deacon "	teq	%1, #0\n"
39224b44a66SWill Deacon "	bne	1b\n"
39324b44a66SWill Deacon "2:"
394398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
39524b44a66SWill Deacon 	: "r" (&v->counter)
39624b44a66SWill Deacon 	: "cc");
39724b44a66SWill Deacon 
39824b44a66SWill Deacon 	smp_mb();
39924b44a66SWill Deacon 
40024b44a66SWill Deacon 	return result;
40124b44a66SWill Deacon }
40224b44a66SWill Deacon 
403237f1233SChen Gang static inline int atomic64_add_unless(atomic64_t *v, long long a, long long u)
40424b44a66SWill Deacon {
405237f1233SChen Gang 	long long val;
40624b44a66SWill Deacon 	unsigned long tmp;
40724b44a66SWill Deacon 	int ret = 1;
40824b44a66SWill Deacon 
40924b44a66SWill Deacon 	smp_mb();
410c32ffce0SWill Deacon 	prefetchw(&v->counter);
41124b44a66SWill Deacon 
41224b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_add_unless\n"
413398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%4]\n"
414398aa668SWill Deacon "	teq	%0, %5\n"
415398aa668SWill Deacon "	teqeq	%H0, %H5\n"
41624b44a66SWill Deacon "	moveq	%1, #0\n"
41724b44a66SWill Deacon "	beq	2f\n"
4182245f924SVictor Kamensky "	adds	%Q0, %Q0, %Q6\n"
4192245f924SVictor Kamensky "	adc	%R0, %R0, %R6\n"
420398aa668SWill Deacon "	strexd	%2, %0, %H0, [%4]\n"
42124b44a66SWill Deacon "	teq	%2, #0\n"
42224b44a66SWill Deacon "	bne	1b\n"
42324b44a66SWill Deacon "2:"
424398aa668SWill Deacon 	: "=&r" (val), "+r" (ret), "=&r" (tmp), "+Qo" (v->counter)
42524b44a66SWill Deacon 	: "r" (&v->counter), "r" (u), "r" (a)
42624b44a66SWill Deacon 	: "cc");
42724b44a66SWill Deacon 
42824b44a66SWill Deacon 	if (ret)
42924b44a66SWill Deacon 		smp_mb();
43024b44a66SWill Deacon 
43124b44a66SWill Deacon 	return ret;
43224b44a66SWill Deacon }
43324b44a66SWill Deacon 
43424b44a66SWill Deacon #define atomic64_add_negative(a, v)	(atomic64_add_return((a), (v)) < 0)
43524b44a66SWill Deacon #define atomic64_inc(v)			atomic64_add(1LL, (v))
43624b44a66SWill Deacon #define atomic64_inc_return(v)		atomic64_add_return(1LL, (v))
43724b44a66SWill Deacon #define atomic64_inc_and_test(v)	(atomic64_inc_return(v) == 0)
43824b44a66SWill Deacon #define atomic64_sub_and_test(a, v)	(atomic64_sub_return((a), (v)) == 0)
43924b44a66SWill Deacon #define atomic64_dec(v)			atomic64_sub(1LL, (v))
44024b44a66SWill Deacon #define atomic64_dec_return(v)		atomic64_sub_return(1LL, (v))
44124b44a66SWill Deacon #define atomic64_dec_and_test(v)	(atomic64_dec_return((v)) == 0)
44224b44a66SWill Deacon #define atomic64_inc_not_zero(v)	atomic64_add_unless((v), 1LL, 0LL)
44324b44a66SWill Deacon 
4447847777aSArun Sharma #endif /* !CONFIG_GENERIC_ATOMIC64 */
4454baa9922SRussell King #endif
4464baa9922SRussell King #endif
447