14baa9922SRussell King /* 24baa9922SRussell King * arch/arm/include/asm/atomic.h 34baa9922SRussell King * 44baa9922SRussell King * Copyright (C) 1996 Russell King. 54baa9922SRussell King * Copyright (C) 2002 Deep Blue Solutions Ltd. 64baa9922SRussell King * 74baa9922SRussell King * This program is free software; you can redistribute it and/or modify 84baa9922SRussell King * it under the terms of the GNU General Public License version 2 as 94baa9922SRussell King * published by the Free Software Foundation. 104baa9922SRussell King */ 114baa9922SRussell King #ifndef __ASM_ARM_ATOMIC_H 124baa9922SRussell King #define __ASM_ARM_ATOMIC_H 134baa9922SRussell King 144baa9922SRussell King #include <linux/compiler.h> 15ea435467SMatthew Wilcox #include <linux/types.h> 164baa9922SRussell King #include <asm/system.h> 174baa9922SRussell King 184baa9922SRussell King #define ATOMIC_INIT(i) { (i) } 194baa9922SRussell King 204baa9922SRussell King #ifdef __KERNEL__ 214baa9922SRussell King 22200b812dSCatalin Marinas /* 23200b812dSCatalin Marinas * On ARM, ordinary assignment (str instruction) doesn't clear the local 24200b812dSCatalin Marinas * strex/ldrex monitor on some implementations. The reason we can use it for 25200b812dSCatalin Marinas * atomic_set() is the clrex or dummy strex done on every exception return. 26200b812dSCatalin Marinas */ 274baa9922SRussell King #define atomic_read(v) ((v)->counter) 28200b812dSCatalin Marinas #define atomic_set(v,i) (((v)->counter) = (i)) 294baa9922SRussell King 304baa9922SRussell King #if __LINUX_ARM_ARCH__ >= 6 314baa9922SRussell King 324baa9922SRussell King /* 334baa9922SRussell King * ARMv6 UP and SMP safe atomic ops. We use load exclusive and 344baa9922SRussell King * store exclusive to ensure that these are atomic. We may loop 35200b812dSCatalin Marinas * to ensure that the update happens. 364baa9922SRussell King */ 37bac4e960SRussell King static inline void atomic_add(int i, atomic_t *v) 38bac4e960SRussell King { 39bac4e960SRussell King unsigned long tmp; 40bac4e960SRussell King int result; 41bac4e960SRussell King 42bac4e960SRussell King __asm__ __volatile__("@ atomic_add\n" 43bac4e960SRussell King "1: ldrex %0, [%2]\n" 44bac4e960SRussell King " add %0, %0, %3\n" 45bac4e960SRussell King " strex %1, %0, [%2]\n" 46bac4e960SRussell King " teq %1, #0\n" 47bac4e960SRussell King " bne 1b" 48bac4e960SRussell King : "=&r" (result), "=&r" (tmp) 49bac4e960SRussell King : "r" (&v->counter), "Ir" (i) 50bac4e960SRussell King : "cc"); 51bac4e960SRussell King } 52bac4e960SRussell King 534baa9922SRussell King static inline int atomic_add_return(int i, atomic_t *v) 544baa9922SRussell King { 554baa9922SRussell King unsigned long tmp; 564baa9922SRussell King int result; 574baa9922SRussell King 58bac4e960SRussell King smp_mb(); 59bac4e960SRussell King 604baa9922SRussell King __asm__ __volatile__("@ atomic_add_return\n" 614baa9922SRussell King "1: ldrex %0, [%2]\n" 624baa9922SRussell King " add %0, %0, %3\n" 634baa9922SRussell King " strex %1, %0, [%2]\n" 644baa9922SRussell King " teq %1, #0\n" 654baa9922SRussell King " bne 1b" 664baa9922SRussell King : "=&r" (result), "=&r" (tmp) 674baa9922SRussell King : "r" (&v->counter), "Ir" (i) 684baa9922SRussell King : "cc"); 694baa9922SRussell King 70bac4e960SRussell King smp_mb(); 71bac4e960SRussell King 724baa9922SRussell King return result; 734baa9922SRussell King } 744baa9922SRussell King 75bac4e960SRussell King static inline void atomic_sub(int i, atomic_t *v) 76bac4e960SRussell King { 77bac4e960SRussell King unsigned long tmp; 78bac4e960SRussell King int result; 79bac4e960SRussell King 80bac4e960SRussell King __asm__ __volatile__("@ atomic_sub\n" 81bac4e960SRussell King "1: ldrex %0, [%2]\n" 82bac4e960SRussell King " sub %0, %0, %3\n" 83bac4e960SRussell King " strex %1, %0, [%2]\n" 84bac4e960SRussell King " teq %1, #0\n" 85bac4e960SRussell King " bne 1b" 86bac4e960SRussell King : "=&r" (result), "=&r" (tmp) 87bac4e960SRussell King : "r" (&v->counter), "Ir" (i) 88bac4e960SRussell King : "cc"); 89bac4e960SRussell King } 90bac4e960SRussell King 914baa9922SRussell King static inline int atomic_sub_return(int i, atomic_t *v) 924baa9922SRussell King { 934baa9922SRussell King unsigned long tmp; 944baa9922SRussell King int result; 954baa9922SRussell King 96bac4e960SRussell King smp_mb(); 97bac4e960SRussell King 984baa9922SRussell King __asm__ __volatile__("@ atomic_sub_return\n" 994baa9922SRussell King "1: ldrex %0, [%2]\n" 1004baa9922SRussell King " sub %0, %0, %3\n" 1014baa9922SRussell King " strex %1, %0, [%2]\n" 1024baa9922SRussell King " teq %1, #0\n" 1034baa9922SRussell King " bne 1b" 1044baa9922SRussell King : "=&r" (result), "=&r" (tmp) 1054baa9922SRussell King : "r" (&v->counter), "Ir" (i) 1064baa9922SRussell King : "cc"); 1074baa9922SRussell King 108bac4e960SRussell King smp_mb(); 109bac4e960SRussell King 1104baa9922SRussell King return result; 1114baa9922SRussell King } 1124baa9922SRussell King 1134baa9922SRussell King static inline int atomic_cmpxchg(atomic_t *ptr, int old, int new) 1144baa9922SRussell King { 1154baa9922SRussell King unsigned long oldval, res; 1164baa9922SRussell King 117bac4e960SRussell King smp_mb(); 118bac4e960SRussell King 1194baa9922SRussell King do { 1204baa9922SRussell King __asm__ __volatile__("@ atomic_cmpxchg\n" 1214baa9922SRussell King "ldrex %1, [%2]\n" 1224baa9922SRussell King "mov %0, #0\n" 1234baa9922SRussell King "teq %1, %3\n" 1244baa9922SRussell King "strexeq %0, %4, [%2]\n" 1254baa9922SRussell King : "=&r" (res), "=&r" (oldval) 1264baa9922SRussell King : "r" (&ptr->counter), "Ir" (old), "r" (new) 1274baa9922SRussell King : "cc"); 1284baa9922SRussell King } while (res); 1294baa9922SRussell King 130bac4e960SRussell King smp_mb(); 131bac4e960SRussell King 1324baa9922SRussell King return oldval; 1334baa9922SRussell King } 1344baa9922SRussell King 1354baa9922SRussell King static inline void atomic_clear_mask(unsigned long mask, unsigned long *addr) 1364baa9922SRussell King { 1374baa9922SRussell King unsigned long tmp, tmp2; 1384baa9922SRussell King 1394baa9922SRussell King __asm__ __volatile__("@ atomic_clear_mask\n" 1404baa9922SRussell King "1: ldrex %0, [%2]\n" 1414baa9922SRussell King " bic %0, %0, %3\n" 1424baa9922SRussell King " strex %1, %0, [%2]\n" 1434baa9922SRussell King " teq %1, #0\n" 1444baa9922SRussell King " bne 1b" 1454baa9922SRussell King : "=&r" (tmp), "=&r" (tmp2) 1464baa9922SRussell King : "r" (addr), "Ir" (mask) 1474baa9922SRussell King : "cc"); 1484baa9922SRussell King } 1494baa9922SRussell King 1504baa9922SRussell King #else /* ARM_ARCH_6 */ 1514baa9922SRussell King 1524baa9922SRussell King #ifdef CONFIG_SMP 1534baa9922SRussell King #error SMP not supported on pre-ARMv6 CPUs 1544baa9922SRussell King #endif 1554baa9922SRussell King 1564baa9922SRussell King static inline int atomic_add_return(int i, atomic_t *v) 1574baa9922SRussell King { 1584baa9922SRussell King unsigned long flags; 1594baa9922SRussell King int val; 1604baa9922SRussell King 1614baa9922SRussell King raw_local_irq_save(flags); 1624baa9922SRussell King val = v->counter; 1634baa9922SRussell King v->counter = val += i; 1644baa9922SRussell King raw_local_irq_restore(flags); 1654baa9922SRussell King 1664baa9922SRussell King return val; 1674baa9922SRussell King } 168bac4e960SRussell King #define atomic_add(i, v) (void) atomic_add_return(i, v) 1694baa9922SRussell King 1704baa9922SRussell King static inline int atomic_sub_return(int i, atomic_t *v) 1714baa9922SRussell King { 1724baa9922SRussell King unsigned long flags; 1734baa9922SRussell King int val; 1744baa9922SRussell King 1754baa9922SRussell King raw_local_irq_save(flags); 1764baa9922SRussell King val = v->counter; 1774baa9922SRussell King v->counter = val -= i; 1784baa9922SRussell King raw_local_irq_restore(flags); 1794baa9922SRussell King 1804baa9922SRussell King return val; 1814baa9922SRussell King } 182bac4e960SRussell King #define atomic_sub(i, v) (void) atomic_sub_return(i, v) 1834baa9922SRussell King 1844baa9922SRussell King static inline int atomic_cmpxchg(atomic_t *v, int old, int new) 1854baa9922SRussell King { 1864baa9922SRussell King int ret; 1874baa9922SRussell King unsigned long flags; 1884baa9922SRussell King 1894baa9922SRussell King raw_local_irq_save(flags); 1904baa9922SRussell King ret = v->counter; 1914baa9922SRussell King if (likely(ret == old)) 1924baa9922SRussell King v->counter = new; 1934baa9922SRussell King raw_local_irq_restore(flags); 1944baa9922SRussell King 1954baa9922SRussell King return ret; 1964baa9922SRussell King } 1974baa9922SRussell King 1984baa9922SRussell King static inline void atomic_clear_mask(unsigned long mask, unsigned long *addr) 1994baa9922SRussell King { 2004baa9922SRussell King unsigned long flags; 2014baa9922SRussell King 2024baa9922SRussell King raw_local_irq_save(flags); 2034baa9922SRussell King *addr &= ~mask; 2044baa9922SRussell King raw_local_irq_restore(flags); 2054baa9922SRussell King } 2064baa9922SRussell King 2074baa9922SRussell King #endif /* __LINUX_ARM_ARCH__ */ 2084baa9922SRussell King 2094baa9922SRussell King #define atomic_xchg(v, new) (xchg(&((v)->counter), new)) 2104baa9922SRussell King 2114baa9922SRussell King static inline int atomic_add_unless(atomic_t *v, int a, int u) 2124baa9922SRussell King { 2134baa9922SRussell King int c, old; 2144baa9922SRussell King 2154baa9922SRussell King c = atomic_read(v); 2164baa9922SRussell King while (c != u && (old = atomic_cmpxchg((v), c, c + a)) != c) 2174baa9922SRussell King c = old; 2184baa9922SRussell King return c != u; 2194baa9922SRussell King } 2204baa9922SRussell King #define atomic_inc_not_zero(v) atomic_add_unless((v), 1, 0) 2214baa9922SRussell King 222bac4e960SRussell King #define atomic_inc(v) atomic_add(1, v) 223bac4e960SRussell King #define atomic_dec(v) atomic_sub(1, v) 2244baa9922SRussell King 2254baa9922SRussell King #define atomic_inc_and_test(v) (atomic_add_return(1, v) == 0) 2264baa9922SRussell King #define atomic_dec_and_test(v) (atomic_sub_return(1, v) == 0) 2274baa9922SRussell King #define atomic_inc_return(v) (atomic_add_return(1, v)) 2284baa9922SRussell King #define atomic_dec_return(v) (atomic_sub_return(1, v)) 2294baa9922SRussell King #define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0) 2304baa9922SRussell King 2314baa9922SRussell King #define atomic_add_negative(i,v) (atomic_add_return(i, v) < 0) 2324baa9922SRussell King 233bac4e960SRussell King #define smp_mb__before_atomic_dec() smp_mb() 234bac4e960SRussell King #define smp_mb__after_atomic_dec() smp_mb() 235bac4e960SRussell King #define smp_mb__before_atomic_inc() smp_mb() 236bac4e960SRussell King #define smp_mb__after_atomic_inc() smp_mb() 2374baa9922SRussell King 238*24b44a66SWill Deacon #ifndef CONFIG_GENERIC_ATOMIC64 239*24b44a66SWill Deacon typedef struct { 240*24b44a66SWill Deacon u64 __aligned(8) counter; 241*24b44a66SWill Deacon } atomic64_t; 242*24b44a66SWill Deacon 243*24b44a66SWill Deacon #define ATOMIC64_INIT(i) { (i) } 244*24b44a66SWill Deacon 245*24b44a66SWill Deacon static inline u64 atomic64_read(atomic64_t *v) 246*24b44a66SWill Deacon { 247*24b44a66SWill Deacon u64 result; 248*24b44a66SWill Deacon 249*24b44a66SWill Deacon __asm__ __volatile__("@ atomic64_read\n" 250*24b44a66SWill Deacon " ldrexd %0, %H0, [%1]" 251*24b44a66SWill Deacon : "=&r" (result) 252*24b44a66SWill Deacon : "r" (&v->counter) 253*24b44a66SWill Deacon ); 254*24b44a66SWill Deacon 255*24b44a66SWill Deacon return result; 256*24b44a66SWill Deacon } 257*24b44a66SWill Deacon 258*24b44a66SWill Deacon static inline void atomic64_set(atomic64_t *v, u64 i) 259*24b44a66SWill Deacon { 260*24b44a66SWill Deacon u64 tmp; 261*24b44a66SWill Deacon 262*24b44a66SWill Deacon __asm__ __volatile__("@ atomic64_set\n" 263*24b44a66SWill Deacon "1: ldrexd %0, %H0, [%1]\n" 264*24b44a66SWill Deacon " strexd %0, %2, %H2, [%1]\n" 265*24b44a66SWill Deacon " teq %0, #0\n" 266*24b44a66SWill Deacon " bne 1b" 267*24b44a66SWill Deacon : "=&r" (tmp) 268*24b44a66SWill Deacon : "r" (&v->counter), "r" (i) 269*24b44a66SWill Deacon : "cc"); 270*24b44a66SWill Deacon } 271*24b44a66SWill Deacon 272*24b44a66SWill Deacon static inline void atomic64_add(u64 i, atomic64_t *v) 273*24b44a66SWill Deacon { 274*24b44a66SWill Deacon u64 result; 275*24b44a66SWill Deacon unsigned long tmp; 276*24b44a66SWill Deacon 277*24b44a66SWill Deacon __asm__ __volatile__("@ atomic64_add\n" 278*24b44a66SWill Deacon "1: ldrexd %0, %H0, [%2]\n" 279*24b44a66SWill Deacon " adds %0, %0, %3\n" 280*24b44a66SWill Deacon " adc %H0, %H0, %H3\n" 281*24b44a66SWill Deacon " strexd %1, %0, %H0, [%2]\n" 282*24b44a66SWill Deacon " teq %1, #0\n" 283*24b44a66SWill Deacon " bne 1b" 284*24b44a66SWill Deacon : "=&r" (result), "=&r" (tmp) 285*24b44a66SWill Deacon : "r" (&v->counter), "r" (i) 286*24b44a66SWill Deacon : "cc"); 287*24b44a66SWill Deacon } 288*24b44a66SWill Deacon 289*24b44a66SWill Deacon static inline u64 atomic64_add_return(u64 i, atomic64_t *v) 290*24b44a66SWill Deacon { 291*24b44a66SWill Deacon u64 result; 292*24b44a66SWill Deacon unsigned long tmp; 293*24b44a66SWill Deacon 294*24b44a66SWill Deacon smp_mb(); 295*24b44a66SWill Deacon 296*24b44a66SWill Deacon __asm__ __volatile__("@ atomic64_add_return\n" 297*24b44a66SWill Deacon "1: ldrexd %0, %H0, [%2]\n" 298*24b44a66SWill Deacon " adds %0, %0, %3\n" 299*24b44a66SWill Deacon " adc %H0, %H0, %H3\n" 300*24b44a66SWill Deacon " strexd %1, %0, %H0, [%2]\n" 301*24b44a66SWill Deacon " teq %1, #0\n" 302*24b44a66SWill Deacon " bne 1b" 303*24b44a66SWill Deacon : "=&r" (result), "=&r" (tmp) 304*24b44a66SWill Deacon : "r" (&v->counter), "r" (i) 305*24b44a66SWill Deacon : "cc"); 306*24b44a66SWill Deacon 307*24b44a66SWill Deacon smp_mb(); 308*24b44a66SWill Deacon 309*24b44a66SWill Deacon return result; 310*24b44a66SWill Deacon } 311*24b44a66SWill Deacon 312*24b44a66SWill Deacon static inline void atomic64_sub(u64 i, atomic64_t *v) 313*24b44a66SWill Deacon { 314*24b44a66SWill Deacon u64 result; 315*24b44a66SWill Deacon unsigned long tmp; 316*24b44a66SWill Deacon 317*24b44a66SWill Deacon __asm__ __volatile__("@ atomic64_sub\n" 318*24b44a66SWill Deacon "1: ldrexd %0, %H0, [%2]\n" 319*24b44a66SWill Deacon " subs %0, %0, %3\n" 320*24b44a66SWill Deacon " sbc %H0, %H0, %H3\n" 321*24b44a66SWill Deacon " strexd %1, %0, %H0, [%2]\n" 322*24b44a66SWill Deacon " teq %1, #0\n" 323*24b44a66SWill Deacon " bne 1b" 324*24b44a66SWill Deacon : "=&r" (result), "=&r" (tmp) 325*24b44a66SWill Deacon : "r" (&v->counter), "r" (i) 326*24b44a66SWill Deacon : "cc"); 327*24b44a66SWill Deacon } 328*24b44a66SWill Deacon 329*24b44a66SWill Deacon static inline u64 atomic64_sub_return(u64 i, atomic64_t *v) 330*24b44a66SWill Deacon { 331*24b44a66SWill Deacon u64 result; 332*24b44a66SWill Deacon unsigned long tmp; 333*24b44a66SWill Deacon 334*24b44a66SWill Deacon smp_mb(); 335*24b44a66SWill Deacon 336*24b44a66SWill Deacon __asm__ __volatile__("@ atomic64_sub_return\n" 337*24b44a66SWill Deacon "1: ldrexd %0, %H0, [%2]\n" 338*24b44a66SWill Deacon " subs %0, %0, %3\n" 339*24b44a66SWill Deacon " sbc %H0, %H0, %H3\n" 340*24b44a66SWill Deacon " strexd %1, %0, %H0, [%2]\n" 341*24b44a66SWill Deacon " teq %1, #0\n" 342*24b44a66SWill Deacon " bne 1b" 343*24b44a66SWill Deacon : "=&r" (result), "=&r" (tmp) 344*24b44a66SWill Deacon : "r" (&v->counter), "r" (i) 345*24b44a66SWill Deacon : "cc"); 346*24b44a66SWill Deacon 347*24b44a66SWill Deacon smp_mb(); 348*24b44a66SWill Deacon 349*24b44a66SWill Deacon return result; 350*24b44a66SWill Deacon } 351*24b44a66SWill Deacon 352*24b44a66SWill Deacon static inline u64 atomic64_cmpxchg(atomic64_t *ptr, u64 old, u64 new) 353*24b44a66SWill Deacon { 354*24b44a66SWill Deacon u64 oldval; 355*24b44a66SWill Deacon unsigned long res; 356*24b44a66SWill Deacon 357*24b44a66SWill Deacon smp_mb(); 358*24b44a66SWill Deacon 359*24b44a66SWill Deacon do { 360*24b44a66SWill Deacon __asm__ __volatile__("@ atomic64_cmpxchg\n" 361*24b44a66SWill Deacon "ldrexd %1, %H1, [%2]\n" 362*24b44a66SWill Deacon "mov %0, #0\n" 363*24b44a66SWill Deacon "teq %1, %3\n" 364*24b44a66SWill Deacon "teqeq %H1, %H3\n" 365*24b44a66SWill Deacon "strexdeq %0, %4, %H4, [%2]" 366*24b44a66SWill Deacon : "=&r" (res), "=&r" (oldval) 367*24b44a66SWill Deacon : "r" (&ptr->counter), "r" (old), "r" (new) 368*24b44a66SWill Deacon : "cc"); 369*24b44a66SWill Deacon } while (res); 370*24b44a66SWill Deacon 371*24b44a66SWill Deacon smp_mb(); 372*24b44a66SWill Deacon 373*24b44a66SWill Deacon return oldval; 374*24b44a66SWill Deacon } 375*24b44a66SWill Deacon 376*24b44a66SWill Deacon static inline u64 atomic64_xchg(atomic64_t *ptr, u64 new) 377*24b44a66SWill Deacon { 378*24b44a66SWill Deacon u64 result; 379*24b44a66SWill Deacon unsigned long tmp; 380*24b44a66SWill Deacon 381*24b44a66SWill Deacon smp_mb(); 382*24b44a66SWill Deacon 383*24b44a66SWill Deacon __asm__ __volatile__("@ atomic64_xchg\n" 384*24b44a66SWill Deacon "1: ldrexd %0, %H0, [%2]\n" 385*24b44a66SWill Deacon " strexd %1, %3, %H3, [%2]\n" 386*24b44a66SWill Deacon " teq %1, #0\n" 387*24b44a66SWill Deacon " bne 1b" 388*24b44a66SWill Deacon : "=&r" (result), "=&r" (tmp) 389*24b44a66SWill Deacon : "r" (&ptr->counter), "r" (new) 390*24b44a66SWill Deacon : "cc"); 391*24b44a66SWill Deacon 392*24b44a66SWill Deacon smp_mb(); 393*24b44a66SWill Deacon 394*24b44a66SWill Deacon return result; 395*24b44a66SWill Deacon } 396*24b44a66SWill Deacon 397*24b44a66SWill Deacon static inline u64 atomic64_dec_if_positive(atomic64_t *v) 398*24b44a66SWill Deacon { 399*24b44a66SWill Deacon u64 result; 400*24b44a66SWill Deacon unsigned long tmp; 401*24b44a66SWill Deacon 402*24b44a66SWill Deacon smp_mb(); 403*24b44a66SWill Deacon 404*24b44a66SWill Deacon __asm__ __volatile__("@ atomic64_dec_if_positive\n" 405*24b44a66SWill Deacon "1: ldrexd %0, %H0, [%2]\n" 406*24b44a66SWill Deacon " subs %0, %0, #1\n" 407*24b44a66SWill Deacon " sbc %H0, %H0, #0\n" 408*24b44a66SWill Deacon " teq %H0, #0\n" 409*24b44a66SWill Deacon " bmi 2f\n" 410*24b44a66SWill Deacon " strexd %1, %0, %H0, [%2]\n" 411*24b44a66SWill Deacon " teq %1, #0\n" 412*24b44a66SWill Deacon " bne 1b\n" 413*24b44a66SWill Deacon "2:" 414*24b44a66SWill Deacon : "=&r" (result), "=&r" (tmp) 415*24b44a66SWill Deacon : "r" (&v->counter) 416*24b44a66SWill Deacon : "cc"); 417*24b44a66SWill Deacon 418*24b44a66SWill Deacon smp_mb(); 419*24b44a66SWill Deacon 420*24b44a66SWill Deacon return result; 421*24b44a66SWill Deacon } 422*24b44a66SWill Deacon 423*24b44a66SWill Deacon static inline int atomic64_add_unless(atomic64_t *v, u64 a, u64 u) 424*24b44a66SWill Deacon { 425*24b44a66SWill Deacon u64 val; 426*24b44a66SWill Deacon unsigned long tmp; 427*24b44a66SWill Deacon int ret = 1; 428*24b44a66SWill Deacon 429*24b44a66SWill Deacon smp_mb(); 430*24b44a66SWill Deacon 431*24b44a66SWill Deacon __asm__ __volatile__("@ atomic64_add_unless\n" 432*24b44a66SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 433*24b44a66SWill Deacon " teq %0, %4\n" 434*24b44a66SWill Deacon " teqeq %H0, %H4\n" 435*24b44a66SWill Deacon " moveq %1, #0\n" 436*24b44a66SWill Deacon " beq 2f\n" 437*24b44a66SWill Deacon " adds %0, %0, %5\n" 438*24b44a66SWill Deacon " adc %H0, %H0, %H5\n" 439*24b44a66SWill Deacon " strexd %2, %0, %H0, [%3]\n" 440*24b44a66SWill Deacon " teq %2, #0\n" 441*24b44a66SWill Deacon " bne 1b\n" 442*24b44a66SWill Deacon "2:" 443*24b44a66SWill Deacon : "=&r" (val), "=&r" (ret), "=&r" (tmp) 444*24b44a66SWill Deacon : "r" (&v->counter), "r" (u), "r" (a) 445*24b44a66SWill Deacon : "cc"); 446*24b44a66SWill Deacon 447*24b44a66SWill Deacon if (ret) 448*24b44a66SWill Deacon smp_mb(); 449*24b44a66SWill Deacon 450*24b44a66SWill Deacon return ret; 451*24b44a66SWill Deacon } 452*24b44a66SWill Deacon 453*24b44a66SWill Deacon #define atomic64_add_negative(a, v) (atomic64_add_return((a), (v)) < 0) 454*24b44a66SWill Deacon #define atomic64_inc(v) atomic64_add(1LL, (v)) 455*24b44a66SWill Deacon #define atomic64_inc_return(v) atomic64_add_return(1LL, (v)) 456*24b44a66SWill Deacon #define atomic64_inc_and_test(v) (atomic64_inc_return(v) == 0) 457*24b44a66SWill Deacon #define atomic64_sub_and_test(a, v) (atomic64_sub_return((a), (v)) == 0) 458*24b44a66SWill Deacon #define atomic64_dec(v) atomic64_sub(1LL, (v)) 459*24b44a66SWill Deacon #define atomic64_dec_return(v) atomic64_sub_return(1LL, (v)) 460*24b44a66SWill Deacon #define atomic64_dec_and_test(v) (atomic64_dec_return((v)) == 0) 461*24b44a66SWill Deacon #define atomic64_inc_not_zero(v) atomic64_add_unless((v), 1LL, 0LL) 462*24b44a66SWill Deacon 463*24b44a66SWill Deacon #else /* !CONFIG_GENERIC_ATOMIC64 */ 464*24b44a66SWill Deacon #include <asm-generic/atomic64.h> 465*24b44a66SWill Deacon #endif 46672099ed2SArnd Bergmann #include <asm-generic/atomic-long.h> 4674baa9922SRussell King #endif 4684baa9922SRussell King #endif 469