14baa9922SRussell King /* 24baa9922SRussell King * arch/arm/include/asm/atomic.h 34baa9922SRussell King * 44baa9922SRussell King * Copyright (C) 1996 Russell King. 54baa9922SRussell King * Copyright (C) 2002 Deep Blue Solutions Ltd. 64baa9922SRussell King * 74baa9922SRussell King * This program is free software; you can redistribute it and/or modify 84baa9922SRussell King * it under the terms of the GNU General Public License version 2 as 94baa9922SRussell King * published by the Free Software Foundation. 104baa9922SRussell King */ 114baa9922SRussell King #ifndef __ASM_ARM_ATOMIC_H 124baa9922SRussell King #define __ASM_ARM_ATOMIC_H 134baa9922SRussell King 144baa9922SRussell King #include <linux/compiler.h> 15ea435467SMatthew Wilcox #include <linux/types.h> 169f97da78SDavid Howells #include <linux/irqflags.h> 179f97da78SDavid Howells #include <asm/barrier.h> 189f97da78SDavid Howells #include <asm/cmpxchg.h> 194baa9922SRussell King 204baa9922SRussell King #define ATOMIC_INIT(i) { (i) } 214baa9922SRussell King 224baa9922SRussell King #ifdef __KERNEL__ 234baa9922SRussell King 24200b812dSCatalin Marinas /* 25200b812dSCatalin Marinas * On ARM, ordinary assignment (str instruction) doesn't clear the local 26200b812dSCatalin Marinas * strex/ldrex monitor on some implementations. The reason we can use it for 27200b812dSCatalin Marinas * atomic_set() is the clrex or dummy strex done on every exception return. 28200b812dSCatalin Marinas */ 29f3d46f9dSAnton Blanchard #define atomic_read(v) (*(volatile int *)&(v)->counter) 30200b812dSCatalin Marinas #define atomic_set(v,i) (((v)->counter) = (i)) 314baa9922SRussell King 324baa9922SRussell King #if __LINUX_ARM_ARCH__ >= 6 334baa9922SRussell King 344baa9922SRussell King /* 354baa9922SRussell King * ARMv6 UP and SMP safe atomic ops. We use load exclusive and 364baa9922SRussell King * store exclusive to ensure that these are atomic. We may loop 37200b812dSCatalin Marinas * to ensure that the update happens. 384baa9922SRussell King */ 39bac4e960SRussell King static inline void atomic_add(int i, atomic_t *v) 40bac4e960SRussell King { 41bac4e960SRussell King unsigned long tmp; 42bac4e960SRussell King int result; 43bac4e960SRussell King 44bac4e960SRussell King __asm__ __volatile__("@ atomic_add\n" 45398aa668SWill Deacon "1: ldrex %0, [%3]\n" 46398aa668SWill Deacon " add %0, %0, %4\n" 47398aa668SWill Deacon " strex %1, %0, [%3]\n" 48bac4e960SRussell King " teq %1, #0\n" 49bac4e960SRussell King " bne 1b" 50398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 51bac4e960SRussell King : "r" (&v->counter), "Ir" (i) 52bac4e960SRussell King : "cc"); 53bac4e960SRussell King } 54bac4e960SRussell King 554baa9922SRussell King static inline int atomic_add_return(int i, atomic_t *v) 564baa9922SRussell King { 574baa9922SRussell King unsigned long tmp; 584baa9922SRussell King int result; 594baa9922SRussell King 60bac4e960SRussell King smp_mb(); 61bac4e960SRussell King 624baa9922SRussell King __asm__ __volatile__("@ atomic_add_return\n" 63398aa668SWill Deacon "1: ldrex %0, [%3]\n" 64398aa668SWill Deacon " add %0, %0, %4\n" 65398aa668SWill Deacon " strex %1, %0, [%3]\n" 664baa9922SRussell King " teq %1, #0\n" 674baa9922SRussell King " bne 1b" 68398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 694baa9922SRussell King : "r" (&v->counter), "Ir" (i) 704baa9922SRussell King : "cc"); 714baa9922SRussell King 72bac4e960SRussell King smp_mb(); 73bac4e960SRussell King 744baa9922SRussell King return result; 754baa9922SRussell King } 764baa9922SRussell King 77bac4e960SRussell King static inline void atomic_sub(int i, atomic_t *v) 78bac4e960SRussell King { 79bac4e960SRussell King unsigned long tmp; 80bac4e960SRussell King int result; 81bac4e960SRussell King 82bac4e960SRussell King __asm__ __volatile__("@ atomic_sub\n" 83398aa668SWill Deacon "1: ldrex %0, [%3]\n" 84398aa668SWill Deacon " sub %0, %0, %4\n" 85398aa668SWill Deacon " strex %1, %0, [%3]\n" 86bac4e960SRussell King " teq %1, #0\n" 87bac4e960SRussell King " bne 1b" 88398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 89bac4e960SRussell King : "r" (&v->counter), "Ir" (i) 90bac4e960SRussell King : "cc"); 91bac4e960SRussell King } 92bac4e960SRussell King 934baa9922SRussell King static inline int atomic_sub_return(int i, atomic_t *v) 944baa9922SRussell King { 954baa9922SRussell King unsigned long tmp; 964baa9922SRussell King int result; 974baa9922SRussell King 98bac4e960SRussell King smp_mb(); 99bac4e960SRussell King 1004baa9922SRussell King __asm__ __volatile__("@ atomic_sub_return\n" 101398aa668SWill Deacon "1: ldrex %0, [%3]\n" 102398aa668SWill Deacon " sub %0, %0, %4\n" 103398aa668SWill Deacon " strex %1, %0, [%3]\n" 1044baa9922SRussell King " teq %1, #0\n" 1054baa9922SRussell King " bne 1b" 106398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 1074baa9922SRussell King : "r" (&v->counter), "Ir" (i) 1084baa9922SRussell King : "cc"); 1094baa9922SRussell King 110bac4e960SRussell King smp_mb(); 111bac4e960SRussell King 1124baa9922SRussell King return result; 1134baa9922SRussell King } 1144baa9922SRussell King 1154baa9922SRussell King static inline int atomic_cmpxchg(atomic_t *ptr, int old, int new) 1164baa9922SRussell King { 1174baa9922SRussell King unsigned long oldval, res; 1184baa9922SRussell King 119bac4e960SRussell King smp_mb(); 120bac4e960SRussell King 1214baa9922SRussell King do { 1224baa9922SRussell King __asm__ __volatile__("@ atomic_cmpxchg\n" 123398aa668SWill Deacon "ldrex %1, [%3]\n" 1244baa9922SRussell King "mov %0, #0\n" 125398aa668SWill Deacon "teq %1, %4\n" 126398aa668SWill Deacon "strexeq %0, %5, [%3]\n" 127398aa668SWill Deacon : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter) 1284baa9922SRussell King : "r" (&ptr->counter), "Ir" (old), "r" (new) 1294baa9922SRussell King : "cc"); 1304baa9922SRussell King } while (res); 1314baa9922SRussell King 132bac4e960SRussell King smp_mb(); 133bac4e960SRussell King 1344baa9922SRussell King return oldval; 1354baa9922SRussell King } 1364baa9922SRussell King 1374baa9922SRussell King static inline void atomic_clear_mask(unsigned long mask, unsigned long *addr) 1384baa9922SRussell King { 1394baa9922SRussell King unsigned long tmp, tmp2; 1404baa9922SRussell King 1414baa9922SRussell King __asm__ __volatile__("@ atomic_clear_mask\n" 142398aa668SWill Deacon "1: ldrex %0, [%3]\n" 143398aa668SWill Deacon " bic %0, %0, %4\n" 144398aa668SWill Deacon " strex %1, %0, [%3]\n" 1454baa9922SRussell King " teq %1, #0\n" 1464baa9922SRussell King " bne 1b" 147398aa668SWill Deacon : "=&r" (tmp), "=&r" (tmp2), "+Qo" (*addr) 1484baa9922SRussell King : "r" (addr), "Ir" (mask) 1494baa9922SRussell King : "cc"); 1504baa9922SRussell King } 1514baa9922SRussell King 1524baa9922SRussell King #else /* ARM_ARCH_6 */ 1534baa9922SRussell King 1544baa9922SRussell King #ifdef CONFIG_SMP 1554baa9922SRussell King #error SMP not supported on pre-ARMv6 CPUs 1564baa9922SRussell King #endif 1574baa9922SRussell King 1584baa9922SRussell King static inline int atomic_add_return(int i, atomic_t *v) 1594baa9922SRussell King { 1604baa9922SRussell King unsigned long flags; 1614baa9922SRussell King int val; 1624baa9922SRussell King 1634baa9922SRussell King raw_local_irq_save(flags); 1644baa9922SRussell King val = v->counter; 1654baa9922SRussell King v->counter = val += i; 1664baa9922SRussell King raw_local_irq_restore(flags); 1674baa9922SRussell King 1684baa9922SRussell King return val; 1694baa9922SRussell King } 170bac4e960SRussell King #define atomic_add(i, v) (void) atomic_add_return(i, v) 1714baa9922SRussell King 1724baa9922SRussell King static inline int atomic_sub_return(int i, atomic_t *v) 1734baa9922SRussell King { 1744baa9922SRussell King unsigned long flags; 1754baa9922SRussell King int val; 1764baa9922SRussell King 1774baa9922SRussell King raw_local_irq_save(flags); 1784baa9922SRussell King val = v->counter; 1794baa9922SRussell King v->counter = val -= i; 1804baa9922SRussell King raw_local_irq_restore(flags); 1814baa9922SRussell King 1824baa9922SRussell King return val; 1834baa9922SRussell King } 184bac4e960SRussell King #define atomic_sub(i, v) (void) atomic_sub_return(i, v) 1854baa9922SRussell King 1864baa9922SRussell King static inline int atomic_cmpxchg(atomic_t *v, int old, int new) 1874baa9922SRussell King { 1884baa9922SRussell King int ret; 1894baa9922SRussell King unsigned long flags; 1904baa9922SRussell King 1914baa9922SRussell King raw_local_irq_save(flags); 1924baa9922SRussell King ret = v->counter; 1934baa9922SRussell King if (likely(ret == old)) 1944baa9922SRussell King v->counter = new; 1954baa9922SRussell King raw_local_irq_restore(flags); 1964baa9922SRussell King 1974baa9922SRussell King return ret; 1984baa9922SRussell King } 1994baa9922SRussell King 2004baa9922SRussell King static inline void atomic_clear_mask(unsigned long mask, unsigned long *addr) 2014baa9922SRussell King { 2024baa9922SRussell King unsigned long flags; 2034baa9922SRussell King 2044baa9922SRussell King raw_local_irq_save(flags); 2054baa9922SRussell King *addr &= ~mask; 2064baa9922SRussell King raw_local_irq_restore(flags); 2074baa9922SRussell King } 2084baa9922SRussell King 2094baa9922SRussell King #endif /* __LINUX_ARM_ARCH__ */ 2104baa9922SRussell King 2114baa9922SRussell King #define atomic_xchg(v, new) (xchg(&((v)->counter), new)) 2124baa9922SRussell King 213f24219b4SArun Sharma static inline int __atomic_add_unless(atomic_t *v, int a, int u) 2144baa9922SRussell King { 2154baa9922SRussell King int c, old; 2164baa9922SRussell King 2174baa9922SRussell King c = atomic_read(v); 2184baa9922SRussell King while (c != u && (old = atomic_cmpxchg((v), c, c + a)) != c) 2194baa9922SRussell King c = old; 220f24219b4SArun Sharma return c; 2214baa9922SRussell King } 2224baa9922SRussell King 223bac4e960SRussell King #define atomic_inc(v) atomic_add(1, v) 224bac4e960SRussell King #define atomic_dec(v) atomic_sub(1, v) 2254baa9922SRussell King 2264baa9922SRussell King #define atomic_inc_and_test(v) (atomic_add_return(1, v) == 0) 2274baa9922SRussell King #define atomic_dec_and_test(v) (atomic_sub_return(1, v) == 0) 2284baa9922SRussell King #define atomic_inc_return(v) (atomic_add_return(1, v)) 2294baa9922SRussell King #define atomic_dec_return(v) (atomic_sub_return(1, v)) 2304baa9922SRussell King #define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0) 2314baa9922SRussell King 2324baa9922SRussell King #define atomic_add_negative(i,v) (atomic_add_return(i, v) < 0) 2334baa9922SRussell King 234bac4e960SRussell King #define smp_mb__before_atomic_dec() smp_mb() 235bac4e960SRussell King #define smp_mb__after_atomic_dec() smp_mb() 236bac4e960SRussell King #define smp_mb__before_atomic_inc() smp_mb() 237bac4e960SRussell King #define smp_mb__after_atomic_inc() smp_mb() 2384baa9922SRussell King 23924b44a66SWill Deacon #ifndef CONFIG_GENERIC_ATOMIC64 24024b44a66SWill Deacon typedef struct { 241*237f1233SChen Gang long long counter; 24224b44a66SWill Deacon } atomic64_t; 24324b44a66SWill Deacon 24424b44a66SWill Deacon #define ATOMIC64_INIT(i) { (i) } 24524b44a66SWill Deacon 2464fd75911SWill Deacon #ifdef CONFIG_ARM_LPAE 247*237f1233SChen Gang static inline long long atomic64_read(const atomic64_t *v) 2484fd75911SWill Deacon { 249*237f1233SChen Gang long long result; 2504fd75911SWill Deacon 2514fd75911SWill Deacon __asm__ __volatile__("@ atomic64_read\n" 2524fd75911SWill Deacon " ldrd %0, %H0, [%1]" 2534fd75911SWill Deacon : "=&r" (result) 2544fd75911SWill Deacon : "r" (&v->counter), "Qo" (v->counter) 2554fd75911SWill Deacon ); 2564fd75911SWill Deacon 2574fd75911SWill Deacon return result; 2584fd75911SWill Deacon } 2594fd75911SWill Deacon 260*237f1233SChen Gang static inline void atomic64_set(atomic64_t *v, long long i) 2614fd75911SWill Deacon { 2624fd75911SWill Deacon __asm__ __volatile__("@ atomic64_set\n" 2634fd75911SWill Deacon " strd %2, %H2, [%1]" 2644fd75911SWill Deacon : "=Qo" (v->counter) 2654fd75911SWill Deacon : "r" (&v->counter), "r" (i) 2664fd75911SWill Deacon ); 2674fd75911SWill Deacon } 2684fd75911SWill Deacon #else 269*237f1233SChen Gang static inline long long atomic64_read(const atomic64_t *v) 27024b44a66SWill Deacon { 271*237f1233SChen Gang long long result; 27224b44a66SWill Deacon 27324b44a66SWill Deacon __asm__ __volatile__("@ atomic64_read\n" 27424b44a66SWill Deacon " ldrexd %0, %H0, [%1]" 27524b44a66SWill Deacon : "=&r" (result) 276398aa668SWill Deacon : "r" (&v->counter), "Qo" (v->counter) 27724b44a66SWill Deacon ); 27824b44a66SWill Deacon 27924b44a66SWill Deacon return result; 28024b44a66SWill Deacon } 28124b44a66SWill Deacon 282*237f1233SChen Gang static inline void atomic64_set(atomic64_t *v, long long i) 28324b44a66SWill Deacon { 284*237f1233SChen Gang long long tmp; 28524b44a66SWill Deacon 28624b44a66SWill Deacon __asm__ __volatile__("@ atomic64_set\n" 287398aa668SWill Deacon "1: ldrexd %0, %H0, [%2]\n" 288398aa668SWill Deacon " strexd %0, %3, %H3, [%2]\n" 28924b44a66SWill Deacon " teq %0, #0\n" 29024b44a66SWill Deacon " bne 1b" 291398aa668SWill Deacon : "=&r" (tmp), "=Qo" (v->counter) 29224b44a66SWill Deacon : "r" (&v->counter), "r" (i) 29324b44a66SWill Deacon : "cc"); 29424b44a66SWill Deacon } 2954fd75911SWill Deacon #endif 29624b44a66SWill Deacon 297*237f1233SChen Gang static inline void atomic64_add(long long i, atomic64_t *v) 29824b44a66SWill Deacon { 299*237f1233SChen Gang long long result; 30024b44a66SWill Deacon unsigned long tmp; 30124b44a66SWill Deacon 30224b44a66SWill Deacon __asm__ __volatile__("@ atomic64_add\n" 303398aa668SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 304398aa668SWill Deacon " adds %0, %0, %4\n" 305398aa668SWill Deacon " adc %H0, %H0, %H4\n" 306398aa668SWill Deacon " strexd %1, %0, %H0, [%3]\n" 30724b44a66SWill Deacon " teq %1, #0\n" 30824b44a66SWill Deacon " bne 1b" 309398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 31024b44a66SWill Deacon : "r" (&v->counter), "r" (i) 31124b44a66SWill Deacon : "cc"); 31224b44a66SWill Deacon } 31324b44a66SWill Deacon 314*237f1233SChen Gang static inline long long atomic64_add_return(long long i, atomic64_t *v) 31524b44a66SWill Deacon { 316*237f1233SChen Gang long long result; 31724b44a66SWill Deacon unsigned long tmp; 31824b44a66SWill Deacon 31924b44a66SWill Deacon smp_mb(); 32024b44a66SWill Deacon 32124b44a66SWill Deacon __asm__ __volatile__("@ atomic64_add_return\n" 322398aa668SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 323398aa668SWill Deacon " adds %0, %0, %4\n" 324398aa668SWill Deacon " adc %H0, %H0, %H4\n" 325398aa668SWill Deacon " strexd %1, %0, %H0, [%3]\n" 32624b44a66SWill Deacon " teq %1, #0\n" 32724b44a66SWill Deacon " bne 1b" 328398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 32924b44a66SWill Deacon : "r" (&v->counter), "r" (i) 33024b44a66SWill Deacon : "cc"); 33124b44a66SWill Deacon 33224b44a66SWill Deacon smp_mb(); 33324b44a66SWill Deacon 33424b44a66SWill Deacon return result; 33524b44a66SWill Deacon } 33624b44a66SWill Deacon 337*237f1233SChen Gang static inline void atomic64_sub(long long i, atomic64_t *v) 33824b44a66SWill Deacon { 339*237f1233SChen Gang long long result; 34024b44a66SWill Deacon unsigned long tmp; 34124b44a66SWill Deacon 34224b44a66SWill Deacon __asm__ __volatile__("@ atomic64_sub\n" 343398aa668SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 344398aa668SWill Deacon " subs %0, %0, %4\n" 345398aa668SWill Deacon " sbc %H0, %H0, %H4\n" 346398aa668SWill Deacon " strexd %1, %0, %H0, [%3]\n" 34724b44a66SWill Deacon " teq %1, #0\n" 34824b44a66SWill Deacon " bne 1b" 349398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 35024b44a66SWill Deacon : "r" (&v->counter), "r" (i) 35124b44a66SWill Deacon : "cc"); 35224b44a66SWill Deacon } 35324b44a66SWill Deacon 354*237f1233SChen Gang static inline long long atomic64_sub_return(long long i, atomic64_t *v) 35524b44a66SWill Deacon { 356*237f1233SChen Gang long long result; 35724b44a66SWill Deacon unsigned long tmp; 35824b44a66SWill Deacon 35924b44a66SWill Deacon smp_mb(); 36024b44a66SWill Deacon 36124b44a66SWill Deacon __asm__ __volatile__("@ atomic64_sub_return\n" 362398aa668SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 363398aa668SWill Deacon " subs %0, %0, %4\n" 364398aa668SWill Deacon " sbc %H0, %H0, %H4\n" 365398aa668SWill Deacon " strexd %1, %0, %H0, [%3]\n" 36624b44a66SWill Deacon " teq %1, #0\n" 36724b44a66SWill Deacon " bne 1b" 368398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 36924b44a66SWill Deacon : "r" (&v->counter), "r" (i) 37024b44a66SWill Deacon : "cc"); 37124b44a66SWill Deacon 37224b44a66SWill Deacon smp_mb(); 37324b44a66SWill Deacon 37424b44a66SWill Deacon return result; 37524b44a66SWill Deacon } 37624b44a66SWill Deacon 377*237f1233SChen Gang static inline long long atomic64_cmpxchg(atomic64_t *ptr, long long old, 378*237f1233SChen Gang long long new) 37924b44a66SWill Deacon { 380*237f1233SChen Gang long long oldval; 38124b44a66SWill Deacon unsigned long res; 38224b44a66SWill Deacon 38324b44a66SWill Deacon smp_mb(); 38424b44a66SWill Deacon 38524b44a66SWill Deacon do { 38624b44a66SWill Deacon __asm__ __volatile__("@ atomic64_cmpxchg\n" 387398aa668SWill Deacon "ldrexd %1, %H1, [%3]\n" 38824b44a66SWill Deacon "mov %0, #0\n" 389398aa668SWill Deacon "teq %1, %4\n" 390398aa668SWill Deacon "teqeq %H1, %H4\n" 391398aa668SWill Deacon "strexdeq %0, %5, %H5, [%3]" 392398aa668SWill Deacon : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter) 39324b44a66SWill Deacon : "r" (&ptr->counter), "r" (old), "r" (new) 39424b44a66SWill Deacon : "cc"); 39524b44a66SWill Deacon } while (res); 39624b44a66SWill Deacon 39724b44a66SWill Deacon smp_mb(); 39824b44a66SWill Deacon 39924b44a66SWill Deacon return oldval; 40024b44a66SWill Deacon } 40124b44a66SWill Deacon 402*237f1233SChen Gang static inline long long atomic64_xchg(atomic64_t *ptr, long long new) 40324b44a66SWill Deacon { 404*237f1233SChen Gang long long result; 40524b44a66SWill Deacon unsigned long tmp; 40624b44a66SWill Deacon 40724b44a66SWill Deacon smp_mb(); 40824b44a66SWill Deacon 40924b44a66SWill Deacon __asm__ __volatile__("@ atomic64_xchg\n" 410398aa668SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 411398aa668SWill Deacon " strexd %1, %4, %H4, [%3]\n" 41224b44a66SWill Deacon " teq %1, #0\n" 41324b44a66SWill Deacon " bne 1b" 414398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (ptr->counter) 41524b44a66SWill Deacon : "r" (&ptr->counter), "r" (new) 41624b44a66SWill Deacon : "cc"); 41724b44a66SWill Deacon 41824b44a66SWill Deacon smp_mb(); 41924b44a66SWill Deacon 42024b44a66SWill Deacon return result; 42124b44a66SWill Deacon } 42224b44a66SWill Deacon 423*237f1233SChen Gang static inline long long atomic64_dec_if_positive(atomic64_t *v) 42424b44a66SWill Deacon { 425*237f1233SChen Gang long long result; 42624b44a66SWill Deacon unsigned long tmp; 42724b44a66SWill Deacon 42824b44a66SWill Deacon smp_mb(); 42924b44a66SWill Deacon 43024b44a66SWill Deacon __asm__ __volatile__("@ atomic64_dec_if_positive\n" 431398aa668SWill Deacon "1: ldrexd %0, %H0, [%3]\n" 43224b44a66SWill Deacon " subs %0, %0, #1\n" 43324b44a66SWill Deacon " sbc %H0, %H0, #0\n" 43424b44a66SWill Deacon " teq %H0, #0\n" 43524b44a66SWill Deacon " bmi 2f\n" 436398aa668SWill Deacon " strexd %1, %0, %H0, [%3]\n" 43724b44a66SWill Deacon " teq %1, #0\n" 43824b44a66SWill Deacon " bne 1b\n" 43924b44a66SWill Deacon "2:" 440398aa668SWill Deacon : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) 44124b44a66SWill Deacon : "r" (&v->counter) 44224b44a66SWill Deacon : "cc"); 44324b44a66SWill Deacon 44424b44a66SWill Deacon smp_mb(); 44524b44a66SWill Deacon 44624b44a66SWill Deacon return result; 44724b44a66SWill Deacon } 44824b44a66SWill Deacon 449*237f1233SChen Gang static inline int atomic64_add_unless(atomic64_t *v, long long a, long long u) 45024b44a66SWill Deacon { 451*237f1233SChen Gang long long val; 45224b44a66SWill Deacon unsigned long tmp; 45324b44a66SWill Deacon int ret = 1; 45424b44a66SWill Deacon 45524b44a66SWill Deacon smp_mb(); 45624b44a66SWill Deacon 45724b44a66SWill Deacon __asm__ __volatile__("@ atomic64_add_unless\n" 458398aa668SWill Deacon "1: ldrexd %0, %H0, [%4]\n" 459398aa668SWill Deacon " teq %0, %5\n" 460398aa668SWill Deacon " teqeq %H0, %H5\n" 46124b44a66SWill Deacon " moveq %1, #0\n" 46224b44a66SWill Deacon " beq 2f\n" 463398aa668SWill Deacon " adds %0, %0, %6\n" 464398aa668SWill Deacon " adc %H0, %H0, %H6\n" 465398aa668SWill Deacon " strexd %2, %0, %H0, [%4]\n" 46624b44a66SWill Deacon " teq %2, #0\n" 46724b44a66SWill Deacon " bne 1b\n" 46824b44a66SWill Deacon "2:" 469398aa668SWill Deacon : "=&r" (val), "+r" (ret), "=&r" (tmp), "+Qo" (v->counter) 47024b44a66SWill Deacon : "r" (&v->counter), "r" (u), "r" (a) 47124b44a66SWill Deacon : "cc"); 47224b44a66SWill Deacon 47324b44a66SWill Deacon if (ret) 47424b44a66SWill Deacon smp_mb(); 47524b44a66SWill Deacon 47624b44a66SWill Deacon return ret; 47724b44a66SWill Deacon } 47824b44a66SWill Deacon 47924b44a66SWill Deacon #define atomic64_add_negative(a, v) (atomic64_add_return((a), (v)) < 0) 48024b44a66SWill Deacon #define atomic64_inc(v) atomic64_add(1LL, (v)) 48124b44a66SWill Deacon #define atomic64_inc_return(v) atomic64_add_return(1LL, (v)) 48224b44a66SWill Deacon #define atomic64_inc_and_test(v) (atomic64_inc_return(v) == 0) 48324b44a66SWill Deacon #define atomic64_sub_and_test(a, v) (atomic64_sub_return((a), (v)) == 0) 48424b44a66SWill Deacon #define atomic64_dec(v) atomic64_sub(1LL, (v)) 48524b44a66SWill Deacon #define atomic64_dec_return(v) atomic64_sub_return(1LL, (v)) 48624b44a66SWill Deacon #define atomic64_dec_and_test(v) (atomic64_dec_return((v)) == 0) 48724b44a66SWill Deacon #define atomic64_inc_not_zero(v) atomic64_add_unless((v), 1LL, 0LL) 48824b44a66SWill Deacon 4897847777aSArun Sharma #endif /* !CONFIG_GENERIC_ATOMIC64 */ 4904baa9922SRussell King #endif 4914baa9922SRussell King #endif 492