xref: /openbmc/linux/arch/arm/include/asm/atomic.h (revision 0ca326de7aa9cb253db9c1a3eb3f0487c8dbf912)
14baa9922SRussell King /*
24baa9922SRussell King  *  arch/arm/include/asm/atomic.h
34baa9922SRussell King  *
44baa9922SRussell King  *  Copyright (C) 1996 Russell King.
54baa9922SRussell King  *  Copyright (C) 2002 Deep Blue Solutions Ltd.
64baa9922SRussell King  *
74baa9922SRussell King  * This program is free software; you can redistribute it and/or modify
84baa9922SRussell King  * it under the terms of the GNU General Public License version 2 as
94baa9922SRussell King  * published by the Free Software Foundation.
104baa9922SRussell King  */
114baa9922SRussell King #ifndef __ASM_ARM_ATOMIC_H
124baa9922SRussell King #define __ASM_ARM_ATOMIC_H
134baa9922SRussell King 
144baa9922SRussell King #include <linux/compiler.h>
15f38d999cSWill Deacon #include <linux/prefetch.h>
16ea435467SMatthew Wilcox #include <linux/types.h>
179f97da78SDavid Howells #include <linux/irqflags.h>
189f97da78SDavid Howells #include <asm/barrier.h>
199f97da78SDavid Howells #include <asm/cmpxchg.h>
204baa9922SRussell King 
214baa9922SRussell King #define ATOMIC_INIT(i)	{ (i) }
224baa9922SRussell King 
234baa9922SRussell King #ifdef __KERNEL__
244baa9922SRussell King 
25200b812dSCatalin Marinas /*
26200b812dSCatalin Marinas  * On ARM, ordinary assignment (str instruction) doesn't clear the local
27200b812dSCatalin Marinas  * strex/ldrex monitor on some implementations. The reason we can use it for
28200b812dSCatalin Marinas  * atomic_set() is the clrex or dummy strex done on every exception return.
29200b812dSCatalin Marinas  */
302291059cSPranith Kumar #define atomic_read(v)	ACCESS_ONCE((v)->counter)
31200b812dSCatalin Marinas #define atomic_set(v,i)	(((v)->counter) = (i))
324baa9922SRussell King 
334baa9922SRussell King #if __LINUX_ARM_ARCH__ >= 6
344baa9922SRussell King 
354baa9922SRussell King /*
364baa9922SRussell King  * ARMv6 UP and SMP safe atomic ops.  We use load exclusive and
374baa9922SRussell King  * store exclusive to ensure that these are atomic.  We may loop
38200b812dSCatalin Marinas  * to ensure that the update happens.
394baa9922SRussell King  */
40bac4e960SRussell King 
41aee9a554SPeter Zijlstra #define ATOMIC_OP(op, c_op, asm_op)					\
42aee9a554SPeter Zijlstra static inline void atomic_##op(int i, atomic_t *v)			\
43aee9a554SPeter Zijlstra {									\
44aee9a554SPeter Zijlstra 	unsigned long tmp;						\
45aee9a554SPeter Zijlstra 	int result;							\
46aee9a554SPeter Zijlstra 									\
47aee9a554SPeter Zijlstra 	prefetchw(&v->counter);						\
48aee9a554SPeter Zijlstra 	__asm__ __volatile__("@ atomic_" #op "\n"			\
49aee9a554SPeter Zijlstra "1:	ldrex	%0, [%3]\n"						\
50aee9a554SPeter Zijlstra "	" #asm_op "	%0, %0, %4\n"					\
51aee9a554SPeter Zijlstra "	strex	%1, %0, [%3]\n"						\
52aee9a554SPeter Zijlstra "	teq	%1, #0\n"						\
53aee9a554SPeter Zijlstra "	bne	1b"							\
54aee9a554SPeter Zijlstra 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)		\
55aee9a554SPeter Zijlstra 	: "r" (&v->counter), "Ir" (i)					\
56aee9a554SPeter Zijlstra 	: "cc");							\
57aee9a554SPeter Zijlstra }									\
58bac4e960SRussell King 
59aee9a554SPeter Zijlstra #define ATOMIC_OP_RETURN(op, c_op, asm_op)				\
60*0ca326deSWill Deacon static inline int atomic_##op##_return_relaxed(int i, atomic_t *v)	\
61aee9a554SPeter Zijlstra {									\
62aee9a554SPeter Zijlstra 	unsigned long tmp;						\
63aee9a554SPeter Zijlstra 	int result;							\
64aee9a554SPeter Zijlstra 									\
65aee9a554SPeter Zijlstra 	prefetchw(&v->counter);						\
66aee9a554SPeter Zijlstra 									\
67aee9a554SPeter Zijlstra 	__asm__ __volatile__("@ atomic_" #op "_return\n"		\
68aee9a554SPeter Zijlstra "1:	ldrex	%0, [%3]\n"						\
69aee9a554SPeter Zijlstra "	" #asm_op "	%0, %0, %4\n"					\
70aee9a554SPeter Zijlstra "	strex	%1, %0, [%3]\n"						\
71aee9a554SPeter Zijlstra "	teq	%1, #0\n"						\
72aee9a554SPeter Zijlstra "	bne	1b"							\
73aee9a554SPeter Zijlstra 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)		\
74aee9a554SPeter Zijlstra 	: "r" (&v->counter), "Ir" (i)					\
75aee9a554SPeter Zijlstra 	: "cc");							\
76aee9a554SPeter Zijlstra 									\
77aee9a554SPeter Zijlstra 	return result;							\
784baa9922SRussell King }
794baa9922SRussell King 
80*0ca326deSWill Deacon #define atomic_add_return_relaxed	atomic_add_return_relaxed
81*0ca326deSWill Deacon #define atomic_sub_return_relaxed	atomic_sub_return_relaxed
82*0ca326deSWill Deacon 
83*0ca326deSWill Deacon static inline int atomic_cmpxchg_relaxed(atomic_t *ptr, int old, int new)
844baa9922SRussell King {
854dcc1cf7SChen Gang 	int oldval;
864dcc1cf7SChen Gang 	unsigned long res;
874baa9922SRussell King 
88c32ffce0SWill Deacon 	prefetchw(&ptr->counter);
89bac4e960SRussell King 
904baa9922SRussell King 	do {
914baa9922SRussell King 		__asm__ __volatile__("@ atomic_cmpxchg\n"
92398aa668SWill Deacon 		"ldrex	%1, [%3]\n"
934baa9922SRussell King 		"mov	%0, #0\n"
94398aa668SWill Deacon 		"teq	%1, %4\n"
95398aa668SWill Deacon 		"strexeq %0, %5, [%3]\n"
96398aa668SWill Deacon 		    : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
974baa9922SRussell King 		    : "r" (&ptr->counter), "Ir" (old), "r" (new)
984baa9922SRussell King 		    : "cc");
994baa9922SRussell King 	} while (res);
1004baa9922SRussell King 
1014baa9922SRussell King 	return oldval;
1024baa9922SRussell King }
103*0ca326deSWill Deacon #define atomic_cmpxchg_relaxed		atomic_cmpxchg_relaxed
1044baa9922SRussell King 
105db38ee87SWill Deacon static inline int __atomic_add_unless(atomic_t *v, int a, int u)
106db38ee87SWill Deacon {
107db38ee87SWill Deacon 	int oldval, newval;
108db38ee87SWill Deacon 	unsigned long tmp;
109db38ee87SWill Deacon 
110db38ee87SWill Deacon 	smp_mb();
111db38ee87SWill Deacon 	prefetchw(&v->counter);
112db38ee87SWill Deacon 
113db38ee87SWill Deacon 	__asm__ __volatile__ ("@ atomic_add_unless\n"
114db38ee87SWill Deacon "1:	ldrex	%0, [%4]\n"
115db38ee87SWill Deacon "	teq	%0, %5\n"
116db38ee87SWill Deacon "	beq	2f\n"
117db38ee87SWill Deacon "	add	%1, %0, %6\n"
118db38ee87SWill Deacon "	strex	%2, %1, [%4]\n"
119db38ee87SWill Deacon "	teq	%2, #0\n"
120db38ee87SWill Deacon "	bne	1b\n"
121db38ee87SWill Deacon "2:"
122db38ee87SWill Deacon 	: "=&r" (oldval), "=&r" (newval), "=&r" (tmp), "+Qo" (v->counter)
123db38ee87SWill Deacon 	: "r" (&v->counter), "r" (u), "r" (a)
124db38ee87SWill Deacon 	: "cc");
125db38ee87SWill Deacon 
126db38ee87SWill Deacon 	if (oldval != u)
127db38ee87SWill Deacon 		smp_mb();
128db38ee87SWill Deacon 
129db38ee87SWill Deacon 	return oldval;
130db38ee87SWill Deacon }
131db38ee87SWill Deacon 
1324baa9922SRussell King #else /* ARM_ARCH_6 */
1334baa9922SRussell King 
1344baa9922SRussell King #ifdef CONFIG_SMP
1354baa9922SRussell King #error SMP not supported on pre-ARMv6 CPUs
1364baa9922SRussell King #endif
1374baa9922SRussell King 
138aee9a554SPeter Zijlstra #define ATOMIC_OP(op, c_op, asm_op)					\
139aee9a554SPeter Zijlstra static inline void atomic_##op(int i, atomic_t *v)			\
140aee9a554SPeter Zijlstra {									\
141aee9a554SPeter Zijlstra 	unsigned long flags;						\
142aee9a554SPeter Zijlstra 									\
143aee9a554SPeter Zijlstra 	raw_local_irq_save(flags);					\
144aee9a554SPeter Zijlstra 	v->counter c_op i;						\
145aee9a554SPeter Zijlstra 	raw_local_irq_restore(flags);					\
146aee9a554SPeter Zijlstra }									\
1474baa9922SRussell King 
148aee9a554SPeter Zijlstra #define ATOMIC_OP_RETURN(op, c_op, asm_op)				\
149aee9a554SPeter Zijlstra static inline int atomic_##op##_return(int i, atomic_t *v)		\
150aee9a554SPeter Zijlstra {									\
151aee9a554SPeter Zijlstra 	unsigned long flags;						\
152aee9a554SPeter Zijlstra 	int val;							\
153aee9a554SPeter Zijlstra 									\
154aee9a554SPeter Zijlstra 	raw_local_irq_save(flags);					\
155aee9a554SPeter Zijlstra 	v->counter c_op i;						\
156aee9a554SPeter Zijlstra 	val = v->counter;						\
157aee9a554SPeter Zijlstra 	raw_local_irq_restore(flags);					\
158aee9a554SPeter Zijlstra 									\
159aee9a554SPeter Zijlstra 	return val;							\
1604baa9922SRussell King }
1614baa9922SRussell King 
1624baa9922SRussell King static inline int atomic_cmpxchg(atomic_t *v, int old, int new)
1634baa9922SRussell King {
1644baa9922SRussell King 	int ret;
1654baa9922SRussell King 	unsigned long flags;
1664baa9922SRussell King 
1674baa9922SRussell King 	raw_local_irq_save(flags);
1684baa9922SRussell King 	ret = v->counter;
1694baa9922SRussell King 	if (likely(ret == old))
1704baa9922SRussell King 		v->counter = new;
1714baa9922SRussell King 	raw_local_irq_restore(flags);
1724baa9922SRussell King 
1734baa9922SRussell King 	return ret;
1744baa9922SRussell King }
1754baa9922SRussell King 
176f24219b4SArun Sharma static inline int __atomic_add_unless(atomic_t *v, int a, int u)
1774baa9922SRussell King {
1784baa9922SRussell King 	int c, old;
1794baa9922SRussell King 
1804baa9922SRussell King 	c = atomic_read(v);
1814baa9922SRussell King 	while (c != u && (old = atomic_cmpxchg((v), c, c + a)) != c)
1824baa9922SRussell King 		c = old;
183f24219b4SArun Sharma 	return c;
1844baa9922SRussell King }
1854baa9922SRussell King 
186db38ee87SWill Deacon #endif /* __LINUX_ARM_ARCH__ */
187db38ee87SWill Deacon 
188aee9a554SPeter Zijlstra #define ATOMIC_OPS(op, c_op, asm_op)					\
189aee9a554SPeter Zijlstra 	ATOMIC_OP(op, c_op, asm_op)					\
190aee9a554SPeter Zijlstra 	ATOMIC_OP_RETURN(op, c_op, asm_op)
191aee9a554SPeter Zijlstra 
192aee9a554SPeter Zijlstra ATOMIC_OPS(add, +=, add)
193aee9a554SPeter Zijlstra ATOMIC_OPS(sub, -=, sub)
194aee9a554SPeter Zijlstra 
19512589790SPeter Zijlstra #define atomic_andnot atomic_andnot
19612589790SPeter Zijlstra 
19712589790SPeter Zijlstra ATOMIC_OP(and, &=, and)
19812589790SPeter Zijlstra ATOMIC_OP(andnot, &= ~, bic)
19912589790SPeter Zijlstra ATOMIC_OP(or,  |=, orr)
20012589790SPeter Zijlstra ATOMIC_OP(xor, ^=, eor)
20112589790SPeter Zijlstra 
202aee9a554SPeter Zijlstra #undef ATOMIC_OPS
203aee9a554SPeter Zijlstra #undef ATOMIC_OP_RETURN
204aee9a554SPeter Zijlstra #undef ATOMIC_OP
205aee9a554SPeter Zijlstra 
206db38ee87SWill Deacon #define atomic_xchg(v, new) (xchg(&((v)->counter), new))
207db38ee87SWill Deacon 
208bac4e960SRussell King #define atomic_inc(v)		atomic_add(1, v)
209bac4e960SRussell King #define atomic_dec(v)		atomic_sub(1, v)
2104baa9922SRussell King 
2114baa9922SRussell King #define atomic_inc_and_test(v)	(atomic_add_return(1, v) == 0)
2124baa9922SRussell King #define atomic_dec_and_test(v)	(atomic_sub_return(1, v) == 0)
2134baa9922SRussell King #define atomic_inc_return(v)    (atomic_add_return(1, v))
2144baa9922SRussell King #define atomic_dec_return(v)    (atomic_sub_return(1, v))
2154baa9922SRussell King #define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0)
2164baa9922SRussell King 
2174baa9922SRussell King #define atomic_add_negative(i,v) (atomic_add_return(i, v) < 0)
2184baa9922SRussell King 
21924b44a66SWill Deacon #ifndef CONFIG_GENERIC_ATOMIC64
22024b44a66SWill Deacon typedef struct {
221237f1233SChen Gang 	long long counter;
22224b44a66SWill Deacon } atomic64_t;
22324b44a66SWill Deacon 
22424b44a66SWill Deacon #define ATOMIC64_INIT(i) { (i) }
22524b44a66SWill Deacon 
2264fd75911SWill Deacon #ifdef CONFIG_ARM_LPAE
227237f1233SChen Gang static inline long long atomic64_read(const atomic64_t *v)
2284fd75911SWill Deacon {
229237f1233SChen Gang 	long long result;
2304fd75911SWill Deacon 
2314fd75911SWill Deacon 	__asm__ __volatile__("@ atomic64_read\n"
2324fd75911SWill Deacon "	ldrd	%0, %H0, [%1]"
2334fd75911SWill Deacon 	: "=&r" (result)
2344fd75911SWill Deacon 	: "r" (&v->counter), "Qo" (v->counter)
2354fd75911SWill Deacon 	);
2364fd75911SWill Deacon 
2374fd75911SWill Deacon 	return result;
2384fd75911SWill Deacon }
2394fd75911SWill Deacon 
240237f1233SChen Gang static inline void atomic64_set(atomic64_t *v, long long i)
2414fd75911SWill Deacon {
2424fd75911SWill Deacon 	__asm__ __volatile__("@ atomic64_set\n"
2434fd75911SWill Deacon "	strd	%2, %H2, [%1]"
2444fd75911SWill Deacon 	: "=Qo" (v->counter)
2454fd75911SWill Deacon 	: "r" (&v->counter), "r" (i)
2464fd75911SWill Deacon 	);
2474fd75911SWill Deacon }
2484fd75911SWill Deacon #else
249237f1233SChen Gang static inline long long atomic64_read(const atomic64_t *v)
25024b44a66SWill Deacon {
251237f1233SChen Gang 	long long result;
25224b44a66SWill Deacon 
25324b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_read\n"
25424b44a66SWill Deacon "	ldrexd	%0, %H0, [%1]"
25524b44a66SWill Deacon 	: "=&r" (result)
256398aa668SWill Deacon 	: "r" (&v->counter), "Qo" (v->counter)
25724b44a66SWill Deacon 	);
25824b44a66SWill Deacon 
25924b44a66SWill Deacon 	return result;
26024b44a66SWill Deacon }
26124b44a66SWill Deacon 
262237f1233SChen Gang static inline void atomic64_set(atomic64_t *v, long long i)
26324b44a66SWill Deacon {
264237f1233SChen Gang 	long long tmp;
26524b44a66SWill Deacon 
266f38d999cSWill Deacon 	prefetchw(&v->counter);
26724b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_set\n"
268398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%2]\n"
269398aa668SWill Deacon "	strexd	%0, %3, %H3, [%2]\n"
27024b44a66SWill Deacon "	teq	%0, #0\n"
27124b44a66SWill Deacon "	bne	1b"
272398aa668SWill Deacon 	: "=&r" (tmp), "=Qo" (v->counter)
27324b44a66SWill Deacon 	: "r" (&v->counter), "r" (i)
27424b44a66SWill Deacon 	: "cc");
27524b44a66SWill Deacon }
2764fd75911SWill Deacon #endif
27724b44a66SWill Deacon 
278aee9a554SPeter Zijlstra #define ATOMIC64_OP(op, op1, op2)					\
279aee9a554SPeter Zijlstra static inline void atomic64_##op(long long i, atomic64_t *v)		\
280aee9a554SPeter Zijlstra {									\
281aee9a554SPeter Zijlstra 	long long result;						\
282aee9a554SPeter Zijlstra 	unsigned long tmp;						\
283aee9a554SPeter Zijlstra 									\
284aee9a554SPeter Zijlstra 	prefetchw(&v->counter);						\
285aee9a554SPeter Zijlstra 	__asm__ __volatile__("@ atomic64_" #op "\n"			\
286aee9a554SPeter Zijlstra "1:	ldrexd	%0, %H0, [%3]\n"					\
287aee9a554SPeter Zijlstra "	" #op1 " %Q0, %Q0, %Q4\n"					\
288aee9a554SPeter Zijlstra "	" #op2 " %R0, %R0, %R4\n"					\
289aee9a554SPeter Zijlstra "	strexd	%1, %0, %H0, [%3]\n"					\
290aee9a554SPeter Zijlstra "	teq	%1, #0\n"						\
291aee9a554SPeter Zijlstra "	bne	1b"							\
292aee9a554SPeter Zijlstra 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)		\
293aee9a554SPeter Zijlstra 	: "r" (&v->counter), "r" (i)					\
294aee9a554SPeter Zijlstra 	: "cc");							\
295aee9a554SPeter Zijlstra }									\
29624b44a66SWill Deacon 
297aee9a554SPeter Zijlstra #define ATOMIC64_OP_RETURN(op, op1, op2)				\
298*0ca326deSWill Deacon static inline long long							\
299*0ca326deSWill Deacon atomic64_##op##_return_relaxed(long long i, atomic64_t *v)		\
300aee9a554SPeter Zijlstra {									\
301aee9a554SPeter Zijlstra 	long long result;						\
302aee9a554SPeter Zijlstra 	unsigned long tmp;						\
303aee9a554SPeter Zijlstra 									\
304aee9a554SPeter Zijlstra 	prefetchw(&v->counter);						\
305aee9a554SPeter Zijlstra 									\
306aee9a554SPeter Zijlstra 	__asm__ __volatile__("@ atomic64_" #op "_return\n"		\
307aee9a554SPeter Zijlstra "1:	ldrexd	%0, %H0, [%3]\n"					\
308aee9a554SPeter Zijlstra "	" #op1 " %Q0, %Q0, %Q4\n"					\
309aee9a554SPeter Zijlstra "	" #op2 " %R0, %R0, %R4\n"					\
310aee9a554SPeter Zijlstra "	strexd	%1, %0, %H0, [%3]\n"					\
311aee9a554SPeter Zijlstra "	teq	%1, #0\n"						\
312aee9a554SPeter Zijlstra "	bne	1b"							\
313aee9a554SPeter Zijlstra 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)		\
314aee9a554SPeter Zijlstra 	: "r" (&v->counter), "r" (i)					\
315aee9a554SPeter Zijlstra 	: "cc");							\
316aee9a554SPeter Zijlstra 									\
317aee9a554SPeter Zijlstra 	return result;							\
31824b44a66SWill Deacon }
31924b44a66SWill Deacon 
320aee9a554SPeter Zijlstra #define ATOMIC64_OPS(op, op1, op2)					\
321aee9a554SPeter Zijlstra 	ATOMIC64_OP(op, op1, op2)					\
322aee9a554SPeter Zijlstra 	ATOMIC64_OP_RETURN(op, op1, op2)
32324b44a66SWill Deacon 
324aee9a554SPeter Zijlstra ATOMIC64_OPS(add, adds, adc)
325aee9a554SPeter Zijlstra ATOMIC64_OPS(sub, subs, sbc)
32624b44a66SWill Deacon 
327*0ca326deSWill Deacon #define atomic64_add_return_relaxed	atomic64_add_return_relaxed
328*0ca326deSWill Deacon #define atomic64_sub_return_relaxed	atomic64_sub_return_relaxed
329*0ca326deSWill Deacon 
33012589790SPeter Zijlstra #define atomic64_andnot atomic64_andnot
33112589790SPeter Zijlstra 
33212589790SPeter Zijlstra ATOMIC64_OP(and, and, and)
33312589790SPeter Zijlstra ATOMIC64_OP(andnot, bic, bic)
33412589790SPeter Zijlstra ATOMIC64_OP(or,  orr, orr)
33512589790SPeter Zijlstra ATOMIC64_OP(xor, eor, eor)
33612589790SPeter Zijlstra 
337aee9a554SPeter Zijlstra #undef ATOMIC64_OPS
338aee9a554SPeter Zijlstra #undef ATOMIC64_OP_RETURN
339aee9a554SPeter Zijlstra #undef ATOMIC64_OP
34024b44a66SWill Deacon 
341*0ca326deSWill Deacon static inline long long
342*0ca326deSWill Deacon atomic64_cmpxchg_relaxed(atomic64_t *ptr, long long old, long long new)
34324b44a66SWill Deacon {
344237f1233SChen Gang 	long long oldval;
34524b44a66SWill Deacon 	unsigned long res;
34624b44a66SWill Deacon 
347c32ffce0SWill Deacon 	prefetchw(&ptr->counter);
34824b44a66SWill Deacon 
34924b44a66SWill Deacon 	do {
35024b44a66SWill Deacon 		__asm__ __volatile__("@ atomic64_cmpxchg\n"
351398aa668SWill Deacon 		"ldrexd		%1, %H1, [%3]\n"
35224b44a66SWill Deacon 		"mov		%0, #0\n"
353398aa668SWill Deacon 		"teq		%1, %4\n"
354398aa668SWill Deacon 		"teqeq		%H1, %H4\n"
355398aa668SWill Deacon 		"strexdeq	%0, %5, %H5, [%3]"
356398aa668SWill Deacon 		: "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
35724b44a66SWill Deacon 		: "r" (&ptr->counter), "r" (old), "r" (new)
35824b44a66SWill Deacon 		: "cc");
35924b44a66SWill Deacon 	} while (res);
36024b44a66SWill Deacon 
36124b44a66SWill Deacon 	return oldval;
36224b44a66SWill Deacon }
363*0ca326deSWill Deacon #define atomic64_cmpxchg_relaxed	atomic64_cmpxchg_relaxed
36424b44a66SWill Deacon 
365*0ca326deSWill Deacon static inline long long atomic64_xchg_relaxed(atomic64_t *ptr, long long new)
36624b44a66SWill Deacon {
367237f1233SChen Gang 	long long result;
36824b44a66SWill Deacon 	unsigned long tmp;
36924b44a66SWill Deacon 
370c32ffce0SWill Deacon 	prefetchw(&ptr->counter);
37124b44a66SWill Deacon 
37224b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_xchg\n"
373398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%3]\n"
374398aa668SWill Deacon "	strexd	%1, %4, %H4, [%3]\n"
37524b44a66SWill Deacon "	teq	%1, #0\n"
37624b44a66SWill Deacon "	bne	1b"
377398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (ptr->counter)
37824b44a66SWill Deacon 	: "r" (&ptr->counter), "r" (new)
37924b44a66SWill Deacon 	: "cc");
38024b44a66SWill Deacon 
38124b44a66SWill Deacon 	return result;
38224b44a66SWill Deacon }
383*0ca326deSWill Deacon #define atomic64_xchg_relaxed		atomic64_xchg_relaxed
38424b44a66SWill Deacon 
385237f1233SChen Gang static inline long long atomic64_dec_if_positive(atomic64_t *v)
38624b44a66SWill Deacon {
387237f1233SChen Gang 	long long result;
38824b44a66SWill Deacon 	unsigned long tmp;
38924b44a66SWill Deacon 
39024b44a66SWill Deacon 	smp_mb();
391c32ffce0SWill Deacon 	prefetchw(&v->counter);
39224b44a66SWill Deacon 
39324b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_dec_if_positive\n"
394398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%3]\n"
3952245f924SVictor Kamensky "	subs	%Q0, %Q0, #1\n"
3962245f924SVictor Kamensky "	sbc	%R0, %R0, #0\n"
3972245f924SVictor Kamensky "	teq	%R0, #0\n"
39824b44a66SWill Deacon "	bmi	2f\n"
399398aa668SWill Deacon "	strexd	%1, %0, %H0, [%3]\n"
40024b44a66SWill Deacon "	teq	%1, #0\n"
40124b44a66SWill Deacon "	bne	1b\n"
40224b44a66SWill Deacon "2:"
403398aa668SWill Deacon 	: "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
40424b44a66SWill Deacon 	: "r" (&v->counter)
40524b44a66SWill Deacon 	: "cc");
40624b44a66SWill Deacon 
40724b44a66SWill Deacon 	smp_mb();
40824b44a66SWill Deacon 
40924b44a66SWill Deacon 	return result;
41024b44a66SWill Deacon }
41124b44a66SWill Deacon 
412237f1233SChen Gang static inline int atomic64_add_unless(atomic64_t *v, long long a, long long u)
41324b44a66SWill Deacon {
414237f1233SChen Gang 	long long val;
41524b44a66SWill Deacon 	unsigned long tmp;
41624b44a66SWill Deacon 	int ret = 1;
41724b44a66SWill Deacon 
41824b44a66SWill Deacon 	smp_mb();
419c32ffce0SWill Deacon 	prefetchw(&v->counter);
42024b44a66SWill Deacon 
42124b44a66SWill Deacon 	__asm__ __volatile__("@ atomic64_add_unless\n"
422398aa668SWill Deacon "1:	ldrexd	%0, %H0, [%4]\n"
423398aa668SWill Deacon "	teq	%0, %5\n"
424398aa668SWill Deacon "	teqeq	%H0, %H5\n"
42524b44a66SWill Deacon "	moveq	%1, #0\n"
42624b44a66SWill Deacon "	beq	2f\n"
4272245f924SVictor Kamensky "	adds	%Q0, %Q0, %Q6\n"
4282245f924SVictor Kamensky "	adc	%R0, %R0, %R6\n"
429398aa668SWill Deacon "	strexd	%2, %0, %H0, [%4]\n"
43024b44a66SWill Deacon "	teq	%2, #0\n"
43124b44a66SWill Deacon "	bne	1b\n"
43224b44a66SWill Deacon "2:"
433398aa668SWill Deacon 	: "=&r" (val), "+r" (ret), "=&r" (tmp), "+Qo" (v->counter)
43424b44a66SWill Deacon 	: "r" (&v->counter), "r" (u), "r" (a)
43524b44a66SWill Deacon 	: "cc");
43624b44a66SWill Deacon 
43724b44a66SWill Deacon 	if (ret)
43824b44a66SWill Deacon 		smp_mb();
43924b44a66SWill Deacon 
44024b44a66SWill Deacon 	return ret;
44124b44a66SWill Deacon }
44224b44a66SWill Deacon 
44324b44a66SWill Deacon #define atomic64_add_negative(a, v)	(atomic64_add_return((a), (v)) < 0)
44424b44a66SWill Deacon #define atomic64_inc(v)			atomic64_add(1LL, (v))
44524b44a66SWill Deacon #define atomic64_inc_return(v)		atomic64_add_return(1LL, (v))
44624b44a66SWill Deacon #define atomic64_inc_and_test(v)	(atomic64_inc_return(v) == 0)
44724b44a66SWill Deacon #define atomic64_sub_and_test(a, v)	(atomic64_sub_return((a), (v)) == 0)
44824b44a66SWill Deacon #define atomic64_dec(v)			atomic64_sub(1LL, (v))
44924b44a66SWill Deacon #define atomic64_dec_return(v)		atomic64_sub_return(1LL, (v))
45024b44a66SWill Deacon #define atomic64_dec_and_test(v)	(atomic64_dec_return((v)) == 0)
45124b44a66SWill Deacon #define atomic64_inc_not_zero(v)	atomic64_add_unless((v), 1LL, 0LL)
45224b44a66SWill Deacon 
4537847777aSArun Sharma #endif /* !CONFIG_GENERIC_ATOMIC64 */
4544baa9922SRussell King #endif
4554baa9922SRussell King #endif
456