1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Copyright (c) 2014 SUSE LINUX Products GmbH 4*724ba675SRob Herring * 5*724ba675SRob Herring * Derived from zynq-zed.dts: 6*724ba675SRob Herring * 7*724ba675SRob Herring * Copyright (C) 2011 Xilinx 8*724ba675SRob Herring * Copyright (C) 2012 National Instruments Corp. 9*724ba675SRob Herring * Copyright (C) 2013 Xilinx 10*724ba675SRob Herring */ 11*724ba675SRob Herring/dts-v1/; 12*724ba675SRob Herring/include/ "zynq-7000.dtsi" 13*724ba675SRob Herring 14*724ba675SRob Herring/ { 15*724ba675SRob Herring model = "Adapteva Parallella board"; 16*724ba675SRob Herring compatible = "adapteva,parallella", "xlnx,zynq-7000"; 17*724ba675SRob Herring 18*724ba675SRob Herring aliases { 19*724ba675SRob Herring ethernet0 = &gem0; 20*724ba675SRob Herring serial0 = &uart1; 21*724ba675SRob Herring }; 22*724ba675SRob Herring 23*724ba675SRob Herring memory@0 { 24*724ba675SRob Herring device_type = "memory"; 25*724ba675SRob Herring reg = <0x0 0x40000000>; 26*724ba675SRob Herring }; 27*724ba675SRob Herring 28*724ba675SRob Herring chosen { 29*724ba675SRob Herring bootargs = "root=/dev/mmcblk0p2 rootfstype=ext4 rw rootwait"; 30*724ba675SRob Herring stdout-path = "serial0:115200n8"; 31*724ba675SRob Herring }; 32*724ba675SRob Herring}; 33*724ba675SRob Herring 34*724ba675SRob Herring&clkc { 35*724ba675SRob Herring fclk-enable = <0xf>; 36*724ba675SRob Herring ps-clk-frequency = <33333333>; 37*724ba675SRob Herring}; 38*724ba675SRob Herring 39*724ba675SRob Herring&gem0 { 40*724ba675SRob Herring status = "okay"; 41*724ba675SRob Herring phy-mode = "rgmii-id"; 42*724ba675SRob Herring phy-handle = <ðernet_phy>; 43*724ba675SRob Herring 44*724ba675SRob Herring ethernet_phy: ethernet-phy@0 { 45*724ba675SRob Herring /* Marvell 88E1318 */ 46*724ba675SRob Herring compatible = "ethernet-phy-id0141.0e90", 47*724ba675SRob Herring "ethernet-phy-ieee802.3-c22"; 48*724ba675SRob Herring reg = <0>; 49*724ba675SRob Herring device_type = "ethernet-phy"; 50*724ba675SRob Herring marvell,reg-init = <0x3 0x10 0xff00 0x1e>, 51*724ba675SRob Herring <0x3 0x11 0xfff0 0xa>; 52*724ba675SRob Herring }; 53*724ba675SRob Herring}; 54*724ba675SRob Herring 55*724ba675SRob Herring&i2c0 { 56*724ba675SRob Herring status = "okay"; 57*724ba675SRob Herring 58*724ba675SRob Herring isl9305: isl9305@68 { 59*724ba675SRob Herring compatible = "isil,isl9305"; 60*724ba675SRob Herring reg = <0x68>; 61*724ba675SRob Herring 62*724ba675SRob Herring regulators { 63*724ba675SRob Herring dcd1 { 64*724ba675SRob Herring regulator-name = "VDD_DSP"; 65*724ba675SRob Herring regulator-always-on; 66*724ba675SRob Herring }; 67*724ba675SRob Herring dcd2 { 68*724ba675SRob Herring regulator-name = "1P35V"; 69*724ba675SRob Herring regulator-always-on; 70*724ba675SRob Herring }; 71*724ba675SRob Herring ldo1 { 72*724ba675SRob Herring regulator-name = "VDD_ADJ"; 73*724ba675SRob Herring }; 74*724ba675SRob Herring ldo2 { 75*724ba675SRob Herring regulator-name = "VDD_GPIO"; 76*724ba675SRob Herring regulator-always-on; 77*724ba675SRob Herring }; 78*724ba675SRob Herring }; 79*724ba675SRob Herring }; 80*724ba675SRob Herring}; 81*724ba675SRob Herring 82*724ba675SRob Herring&sdhci1 { 83*724ba675SRob Herring status = "okay"; 84*724ba675SRob Herring}; 85*724ba675SRob Herring 86*724ba675SRob Herring&uart1 { 87*724ba675SRob Herring status = "okay"; 88*724ba675SRob Herring}; 89