xref: /openbmc/linux/arch/arm/boot/dts/ti/keystone/keystone-k2l.dtsi (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0
2*724ba675SRob Herring/*
3*724ba675SRob Herring * Keystone 2 Lamarr SoC specific device tree
4*724ba675SRob Herring *
5*724ba675SRob Herring * Copyright (C) 2014-2017 Texas Instruments Incorporated - http://www.ti.com/
6*724ba675SRob Herring */
7*724ba675SRob Herring
8*724ba675SRob Herring#include <dt-bindings/reset/ti-syscon.h>
9*724ba675SRob Herring
10*724ba675SRob Herring/ {
11*724ba675SRob Herring	compatible = "ti,k2l", "ti,keystone";
12*724ba675SRob Herring	model = "Texas Instruments Keystone 2 Lamarr SoC";
13*724ba675SRob Herring
14*724ba675SRob Herring	cpus {
15*724ba675SRob Herring		#address-cells = <1>;
16*724ba675SRob Herring		#size-cells = <0>;
17*724ba675SRob Herring
18*724ba675SRob Herring		interrupt-parent = <&gic>;
19*724ba675SRob Herring
20*724ba675SRob Herring		cpu@0 {
21*724ba675SRob Herring			compatible = "arm,cortex-a15";
22*724ba675SRob Herring			device_type = "cpu";
23*724ba675SRob Herring			reg = <0>;
24*724ba675SRob Herring		};
25*724ba675SRob Herring
26*724ba675SRob Herring		cpu@1 {
27*724ba675SRob Herring			compatible = "arm,cortex-a15";
28*724ba675SRob Herring			device_type = "cpu";
29*724ba675SRob Herring			reg = <1>;
30*724ba675SRob Herring		};
31*724ba675SRob Herring	};
32*724ba675SRob Herring
33*724ba675SRob Herring	aliases {
34*724ba675SRob Herring		rproc0 = &dsp0;
35*724ba675SRob Herring		rproc1 = &dsp1;
36*724ba675SRob Herring		rproc2 = &dsp2;
37*724ba675SRob Herring		rproc3 = &dsp3;
38*724ba675SRob Herring	};
39*724ba675SRob Herring};
40*724ba675SRob Herring
41*724ba675SRob Herring&soc0 {
42*724ba675SRob Herring		/include/ "keystone-k2l-clocks.dtsi"
43*724ba675SRob Herring
44*724ba675SRob Herring		uart2: serial@2348400 {
45*724ba675SRob Herring			compatible = "ti,da830-uart", "ns16550a";
46*724ba675SRob Herring			current-speed = <115200>;
47*724ba675SRob Herring			reg-shift = <2>;
48*724ba675SRob Herring			reg-io-width = <4>;
49*724ba675SRob Herring			reg = <0x02348400 0x100>;
50*724ba675SRob Herring			clocks = <&clkuart2>;
51*724ba675SRob Herring			interrupts = <GIC_SPI 432 IRQ_TYPE_EDGE_RISING>;
52*724ba675SRob Herring		};
53*724ba675SRob Herring
54*724ba675SRob Herring		uart3:	serial@2348800 {
55*724ba675SRob Herring			compatible = "ti,da830-uart", "ns16550a";
56*724ba675SRob Herring			current-speed = <115200>;
57*724ba675SRob Herring			reg-shift = <2>;
58*724ba675SRob Herring			reg-io-width = <4>;
59*724ba675SRob Herring			reg = <0x02348800 0x100>;
60*724ba675SRob Herring			clocks = <&clkuart3>;
61*724ba675SRob Herring			interrupts = <GIC_SPI 435 IRQ_TYPE_EDGE_RISING>;
62*724ba675SRob Herring		};
63*724ba675SRob Herring
64*724ba675SRob Herring		gpio1: gpio@2348000 {
65*724ba675SRob Herring			compatible = "ti,keystone-gpio";
66*724ba675SRob Herring			reg = <0x02348000 0x100>;
67*724ba675SRob Herring			gpio-controller;
68*724ba675SRob Herring			#gpio-cells = <2>;
69*724ba675SRob Herring			/* HW Interrupts mapped to GPIO pins */
70*724ba675SRob Herring			interrupts = <GIC_SPI 152 IRQ_TYPE_EDGE_RISING>,
71*724ba675SRob Herring					<GIC_SPI 153 IRQ_TYPE_EDGE_RISING>,
72*724ba675SRob Herring					<GIC_SPI 154 IRQ_TYPE_EDGE_RISING>,
73*724ba675SRob Herring					<GIC_SPI 155 IRQ_TYPE_EDGE_RISING>,
74*724ba675SRob Herring					<GIC_SPI 156 IRQ_TYPE_EDGE_RISING>,
75*724ba675SRob Herring					<GIC_SPI 157 IRQ_TYPE_EDGE_RISING>,
76*724ba675SRob Herring					<GIC_SPI 158 IRQ_TYPE_EDGE_RISING>,
77*724ba675SRob Herring					<GIC_SPI 159 IRQ_TYPE_EDGE_RISING>,
78*724ba675SRob Herring					<GIC_SPI 160 IRQ_TYPE_EDGE_RISING>,
79*724ba675SRob Herring					<GIC_SPI 161 IRQ_TYPE_EDGE_RISING>,
80*724ba675SRob Herring					<GIC_SPI 162 IRQ_TYPE_EDGE_RISING>,
81*724ba675SRob Herring					<GIC_SPI 163 IRQ_TYPE_EDGE_RISING>,
82*724ba675SRob Herring					<GIC_SPI 164 IRQ_TYPE_EDGE_RISING>,
83*724ba675SRob Herring					<GIC_SPI 165 IRQ_TYPE_EDGE_RISING>,
84*724ba675SRob Herring					<GIC_SPI 166 IRQ_TYPE_EDGE_RISING>,
85*724ba675SRob Herring					<GIC_SPI 167 IRQ_TYPE_EDGE_RISING>,
86*724ba675SRob Herring					<GIC_SPI 168 IRQ_TYPE_EDGE_RISING>,
87*724ba675SRob Herring					<GIC_SPI 169 IRQ_TYPE_EDGE_RISING>,
88*724ba675SRob Herring					<GIC_SPI 170 IRQ_TYPE_EDGE_RISING>,
89*724ba675SRob Herring					<GIC_SPI 171 IRQ_TYPE_EDGE_RISING>,
90*724ba675SRob Herring					<GIC_SPI 172 IRQ_TYPE_EDGE_RISING>,
91*724ba675SRob Herring					<GIC_SPI 173 IRQ_TYPE_EDGE_RISING>,
92*724ba675SRob Herring					<GIC_SPI 174 IRQ_TYPE_EDGE_RISING>,
93*724ba675SRob Herring					<GIC_SPI 175 IRQ_TYPE_EDGE_RISING>,
94*724ba675SRob Herring					<GIC_SPI 176 IRQ_TYPE_EDGE_RISING>,
95*724ba675SRob Herring					<GIC_SPI 401 IRQ_TYPE_EDGE_RISING>,
96*724ba675SRob Herring					<GIC_SPI 402 IRQ_TYPE_EDGE_RISING>,
97*724ba675SRob Herring					<GIC_SPI 403 IRQ_TYPE_EDGE_RISING>,
98*724ba675SRob Herring					<GIC_SPI 404 IRQ_TYPE_EDGE_RISING>,
99*724ba675SRob Herring					<GIC_SPI 405 IRQ_TYPE_EDGE_RISING>,
100*724ba675SRob Herring					<GIC_SPI 406 IRQ_TYPE_EDGE_RISING>,
101*724ba675SRob Herring					<GIC_SPI 407 IRQ_TYPE_EDGE_RISING>;
102*724ba675SRob Herring			clocks = <&clkgpio>;
103*724ba675SRob Herring			clock-names = "gpio";
104*724ba675SRob Herring			ti,ngpio = <32>;
105*724ba675SRob Herring			ti,davinci-gpio-unbanked = <32>;
106*724ba675SRob Herring		};
107*724ba675SRob Herring
108*724ba675SRob Herring		k2l_pmx: pinmux@2620690 {
109*724ba675SRob Herring			compatible = "pinctrl-single";
110*724ba675SRob Herring			reg = <0x02620690 0xc>;
111*724ba675SRob Herring			#address-cells = <1>;
112*724ba675SRob Herring			#size-cells = <0>;
113*724ba675SRob Herring			#pinctrl-cells = <2>;
114*724ba675SRob Herring			pinctrl-single,bit-per-mux;
115*724ba675SRob Herring			pinctrl-single,register-width = <32>;
116*724ba675SRob Herring			pinctrl-single,function-mask = <0x1>;
117*724ba675SRob Herring			status = "disabled";
118*724ba675SRob Herring
119*724ba675SRob Herring			uart3_emifa_pins: uart3-emifa-pins {
120*724ba675SRob Herring				pinctrl-single,bits = <
121*724ba675SRob Herring					/* UART3_EMIFA_SEL */
122*724ba675SRob Herring					0x0 0x0  0xc0
123*724ba675SRob Herring				>;
124*724ba675SRob Herring			};
125*724ba675SRob Herring
126*724ba675SRob Herring			uart2_emifa_pins: uart2-emifa-pins {
127*724ba675SRob Herring			pinctrl-single,bits = <
128*724ba675SRob Herring					/* UART2_EMIFA_SEL */
129*724ba675SRob Herring					0x0 0x0  0x30
130*724ba675SRob Herring				>;
131*724ba675SRob Herring			};
132*724ba675SRob Herring
133*724ba675SRob Herring			uart01_spi2_pins: uart01-spi2-pins {
134*724ba675SRob Herring				pinctrl-single,bits = <
135*724ba675SRob Herring					/* UART01_SPI2_SEL */
136*724ba675SRob Herring					0x0 0x0 0x4
137*724ba675SRob Herring				>;
138*724ba675SRob Herring			};
139*724ba675SRob Herring
140*724ba675SRob Herring			dfesync_rp1_pins: dfesync-rp1-pins {
141*724ba675SRob Herring				pinctrl-single,bits = <
142*724ba675SRob Herring					/* DFESYNC_RP1_SEL */
143*724ba675SRob Herring					0x0 0x0 0x2
144*724ba675SRob Herring				>;
145*724ba675SRob Herring			};
146*724ba675SRob Herring
147*724ba675SRob Herring			avsif_pins: avsif-pins {
148*724ba675SRob Herring				pinctrl-single,bits = <
149*724ba675SRob Herring					/* AVSIF_SEL */
150*724ba675SRob Herring					0x0 0x0 0x1
151*724ba675SRob Herring				>;
152*724ba675SRob Herring			};
153*724ba675SRob Herring
154*724ba675SRob Herring			gpio_emu_pins: gpio-emu-pins {
155*724ba675SRob Herring				pinctrl-single,bits = <
156*724ba675SRob Herring				/*
157*724ba675SRob Herring				 * GPIO_EMU_SEL[31]: 0-GPIO31, 1-EMU33
158*724ba675SRob Herring				 * GPIO_EMU_SEL[30]: 0-GPIO30, 1-EMU32
159*724ba675SRob Herring				 * GPIO_EMU_SEL[29]: 0-GPIO29, 1-EMU31
160*724ba675SRob Herring				 * GPIO_EMU_SEL[28]: 0-GPIO28, 1-EMU30
161*724ba675SRob Herring				 * GPIO_EMU_SEL[27]: 0-GPIO27, 1-EMU29
162*724ba675SRob Herring				 * GPIO_EMU_SEL[26]: 0-GPIO26, 1-EMU28
163*724ba675SRob Herring				 * GPIO_EMU_SEL[25]: 0-GPIO25, 1-EMU27
164*724ba675SRob Herring				 * GPIO_EMU_SEL[24]: 0-GPIO24, 1-EMU26
165*724ba675SRob Herring				 * GPIO_EMU_SEL[23]: 0-GPIO23, 1-EMU25
166*724ba675SRob Herring				 * GPIO_EMU_SEL[22]: 0-GPIO22, 1-EMU24
167*724ba675SRob Herring				 * GPIO_EMU_SEL[21]: 0-GPIO21, 1-EMU23
168*724ba675SRob Herring				 * GPIO_EMU_SEL[20]: 0-GPIO20, 1-EMU22
169*724ba675SRob Herring				 * GPIO_EMU_SEL[19]: 0-GPIO19, 1-EMU21
170*724ba675SRob Herring				 * GPIO_EMU_SEL[18]: 0-GPIO18, 1-EMU20
171*724ba675SRob Herring				 * GPIO_EMU_SEL[17]: 0-GPIO17, 1-EMU19
172*724ba675SRob Herring				 */
173*724ba675SRob Herring					0x4 0x0000 0xfffe0000
174*724ba675SRob Herring				>;
175*724ba675SRob Herring			};
176*724ba675SRob Herring
177*724ba675SRob Herring			gpio_timio_pins: gpio-timio-pins {
178*724ba675SRob Herring				pinctrl-single,bits = <
179*724ba675SRob Herring				/*
180*724ba675SRob Herring				 * GPIO_TIMIO_SEL[15]: 0-GPIO15, 1-TIMO7
181*724ba675SRob Herring				 * GPIO_TIMIO_SEL[14]: 0-GPIO14, 1-TIMO6
182*724ba675SRob Herring				 * GPIO_TIMIO_SEL[13]: 0-GPIO13, 1-TIMO5
183*724ba675SRob Herring				 * GPIO_TIMIO_SEL[12]: 0-GPIO12, 1-TIMO4
184*724ba675SRob Herring				 * GPIO_TIMIO_SEL[11]: 0-GPIO11, 1-TIMO3
185*724ba675SRob Herring				 * GPIO_TIMIO_SEL[10]: 0-GPIO10, 1-TIMO2
186*724ba675SRob Herring				 * GPIO_TIMIO_SEL[9]: 0-GPIO9, 1-TIMI7
187*724ba675SRob Herring				 * GPIO_TIMIO_SEL[8]: 0-GPIO8, 1-TIMI6
188*724ba675SRob Herring				 * GPIO_TIMIO_SEL[7]: 0-GPIO7, 1-TIMI5
189*724ba675SRob Herring				 * GPIO_TIMIO_SEL[6]: 0-GPIO6, 1-TIMI4
190*724ba675SRob Herring				 * GPIO_TIMIO_SEL[5]: 0-GPIO5, 1-TIMI3
191*724ba675SRob Herring				 * GPIO_TIMIO_SEL[4]: 0-GPIO4, 1-TIMI2
192*724ba675SRob Herring				 */
193*724ba675SRob Herring					0x4 0x0 0xfff0
194*724ba675SRob Herring				>;
195*724ba675SRob Herring			};
196*724ba675SRob Herring
197*724ba675SRob Herring			gpio_spi2cs_pins: gpio-spi2cs-pins {
198*724ba675SRob Herring				pinctrl-single,bits = <
199*724ba675SRob Herring				/*
200*724ba675SRob Herring				 * GPIO_SPI2CS_SEL[3]: 0-GPIO3, 1-SPI2CS4
201*724ba675SRob Herring				 * GPIO_SPI2CS_SEL[2]: 0-GPIO2, 1-SPI2CS3
202*724ba675SRob Herring				 * GPIO_SPI2CS_SEL[1]: 0-GPIO1, 1-SPI2CS2
203*724ba675SRob Herring				 * GPIO_SPI2CS_SEL[0]: 0-GPIO0, 1-SPI2CS1
204*724ba675SRob Herring				 */
205*724ba675SRob Herring					0x4 0x0 0xf
206*724ba675SRob Herring				>;
207*724ba675SRob Herring			};
208*724ba675SRob Herring
209*724ba675SRob Herring			gpio_dfeio_pins: gpio-dfeio-pins {
210*724ba675SRob Herring				pinctrl-single,bits = <
211*724ba675SRob Herring				/*
212*724ba675SRob Herring				 * GPIO_DFEIO_SEL[31]: 0-DFEIO17, 1-GPIO63
213*724ba675SRob Herring				 * GPIO_DFEIO_SEL[30]: 0-DFEIO16, 1-GPIO62
214*724ba675SRob Herring				 * GPIO_DFEIO_SEL[29]: 0-DFEIO15, 1-GPIO61
215*724ba675SRob Herring				 * GPIO_DFEIO_SEL[28]: 0-DFEIO14, 1-GPIO60
216*724ba675SRob Herring				 * GPIO_DFEIO_SEL[27]: 0-DFEIO13, 1-GPIO59
217*724ba675SRob Herring				 * GPIO_DFEIO_SEL[26]: 0-DFEIO12, 1-GPIO58
218*724ba675SRob Herring				 * GPIO_DFEIO_SEL[25]: 0-DFEIO11, 1-GPIO57
219*724ba675SRob Herring				 * GPIO_DFEIO_SEL[24]: 0-DFEIO10, 1-GPIO56
220*724ba675SRob Herring				 * GPIO_DFEIO_SEL[23]: 0-DFEIO9, 1-GPIO55
221*724ba675SRob Herring				 * GPIO_DFEIO_SEL[22]: 0-DFEIO8, 1-GPIO54
222*724ba675SRob Herring				 * GPIO_DFEIO_SEL[21]: 0-DFEIO7, 1-GPIO53
223*724ba675SRob Herring				 * GPIO_DFEIO_SEL[20]: 0-DFEIO6, 1-GPIO52
224*724ba675SRob Herring				 * GPIO_DFEIO_SEL[19]: 0-DFEIO5, 1-GPIO51
225*724ba675SRob Herring				 * GPIO_DFEIO_SEL[18]: 0-DFEIO4, 1-GPIO50
226*724ba675SRob Herring				 * GPIO_DFEIO_SEL[17]: 0-DFEIO3, 1-GPIO49
227*724ba675SRob Herring				 * GPIO_DFEIO_SEL[16]: 0-DFEIO2, 1-GPIO48
228*724ba675SRob Herring				 */
229*724ba675SRob Herring					0x8 0x0 0xffff0000
230*724ba675SRob Herring				>;
231*724ba675SRob Herring			};
232*724ba675SRob Herring
233*724ba675SRob Herring			gpio_emifa_pins: gpio-emifa-pins {
234*724ba675SRob Herring				pinctrl-single,bits = <
235*724ba675SRob Herring				/*
236*724ba675SRob Herring				 * GPIO_EMIFA_SEL[15]: 0-EMIFA17, 1-GPIO47
237*724ba675SRob Herring				 * GPIO_EMIFA_SEL[14]: 0-EMIFA16, 1-GPIO46
238*724ba675SRob Herring				 * GPIO_EMIFA_SEL[13]: 0-EMIFA15, 1-GPIO45
239*724ba675SRob Herring				 * GPIO_EMIFA_SEL[12]: 0-EMIFA14, 1-GPIO44
240*724ba675SRob Herring				 * GPIO_EMIFA_SEL[11]: 0-EMIFA13, 1-GPIO43
241*724ba675SRob Herring				 * GPIO_EMIFA_SEL[10]: 0-EMIFA10, 1-GPIO42
242*724ba675SRob Herring				 * GPIO_EMIFA_SEL[9]: 0-EMIFA9, 1-GPIO41
243*724ba675SRob Herring				 * GPIO_EMIFA_SEL[8]: 0-EMIFA8, 1-GPIO40
244*724ba675SRob Herring				 * GPIO_EMIFA_SEL[7]: 0-EMIFA7, 1-GPIO39
245*724ba675SRob Herring				 * GPIO_EMIFA_SEL[6]: 0-EMIFA6, 1-GPIO38
246*724ba675SRob Herring				 * GPIO_EMIFA_SEL[5]: 0-EMIFA5, 1-GPIO37
247*724ba675SRob Herring				 * GPIO_EMIFA_SEL[4]: 0-EMIFA4, 1-GPIO36
248*724ba675SRob Herring				 * GPIO_EMIFA_SEL[3]: 0-EMIFA3, 1-GPIO35
249*724ba675SRob Herring				 * GPIO_EMIFA_SEL[2]: 0-EMIFA2, 1-GPIO34
250*724ba675SRob Herring				 * GPIO_EMIFA_SEL[1]: 0-EMIFA1, 1-GPIO33
251*724ba675SRob Herring				 * GPIO_EMIFA_SEL[0]: 0-EMIFA0, 1-GPIO32
252*724ba675SRob Herring				 */
253*724ba675SRob Herring					0x8 0x0 0xffff
254*724ba675SRob Herring				>;
255*724ba675SRob Herring			};
256*724ba675SRob Herring		};
257*724ba675SRob Herring
258*724ba675SRob Herring		msm_ram: sram@c000000 {
259*724ba675SRob Herring			compatible = "mmio-sram";
260*724ba675SRob Herring			reg = <0x0c000000 0x200000>;
261*724ba675SRob Herring			ranges = <0x0 0x0c000000 0x200000>;
262*724ba675SRob Herring			#address-cells = <1>;
263*724ba675SRob Herring			#size-cells = <1>;
264*724ba675SRob Herring
265*724ba675SRob Herring			bm-sram@1f8000 {
266*724ba675SRob Herring				reg = <0x001f8000 0x8000>;
267*724ba675SRob Herring			};
268*724ba675SRob Herring		};
269*724ba675SRob Herring
270*724ba675SRob Herring		psc: power-sleep-controller@2350000 {
271*724ba675SRob Herring			pscrst: reset-controller {
272*724ba675SRob Herring				compatible = "ti,k2l-pscrst", "ti,syscon-reset";
273*724ba675SRob Herring				#reset-cells = <1>;
274*724ba675SRob Herring
275*724ba675SRob Herring				ti,reset-bits = <
276*724ba675SRob Herring					0xa3c 8 0xa3c 8 0x83c 8 (ASSERT_CLEAR | DEASSERT_SET | STATUS_CLEAR) /* 0: dsp0 */
277*724ba675SRob Herring					0xa40 8 0xa40 8 0x840 8 (ASSERT_CLEAR | DEASSERT_SET | STATUS_CLEAR) /* 1: dsp1 */
278*724ba675SRob Herring					0xa44 8 0xa44 8 0x844 8 (ASSERT_CLEAR | DEASSERT_SET | STATUS_CLEAR) /* 2: dsp2 */
279*724ba675SRob Herring					0xa48 8 0xa48 8 0x848 8 (ASSERT_CLEAR | DEASSERT_SET | STATUS_CLEAR) /* 3: dsp3 */
280*724ba675SRob Herring				>;
281*724ba675SRob Herring			};
282*724ba675SRob Herring		};
283*724ba675SRob Herring
284*724ba675SRob Herring		osr: sram@70000000 {
285*724ba675SRob Herring			compatible = "mmio-sram";
286*724ba675SRob Herring			reg = <0x70000000 0x10000>;
287*724ba675SRob Herring			#address-cells = <1>;
288*724ba675SRob Herring			#size-cells = <1>;
289*724ba675SRob Herring			clocks = <&clkosr>;
290*724ba675SRob Herring		};
291*724ba675SRob Herring
292*724ba675SRob Herring		devctrl: device-state-control@2620000 {
293*724ba675SRob Herring			dspgpio0: keystone_dsp_gpio@240 {
294*724ba675SRob Herring				compatible = "ti,keystone-dsp-gpio";
295*724ba675SRob Herring				reg = <0x240 0x4>;
296*724ba675SRob Herring				gpio-controller;
297*724ba675SRob Herring				#gpio-cells = <2>;
298*724ba675SRob Herring				gpio,syscon-dev = <&devctrl 0x240>;
299*724ba675SRob Herring			};
300*724ba675SRob Herring
301*724ba675SRob Herring			dspgpio1: keystone_dsp_gpio@244 {
302*724ba675SRob Herring				compatible = "ti,keystone-dsp-gpio";
303*724ba675SRob Herring				reg = <0x244 0x4>;
304*724ba675SRob Herring				gpio-controller;
305*724ba675SRob Herring				#gpio-cells = <2>;
306*724ba675SRob Herring				gpio,syscon-dev = <&devctrl 0x244>;
307*724ba675SRob Herring			};
308*724ba675SRob Herring
309*724ba675SRob Herring			dspgpio2: keystone_dsp_gpio@248 {
310*724ba675SRob Herring				compatible = "ti,keystone-dsp-gpio";
311*724ba675SRob Herring				reg = <0x248 0x4>;
312*724ba675SRob Herring				gpio-controller;
313*724ba675SRob Herring				#gpio-cells = <2>;
314*724ba675SRob Herring				gpio,syscon-dev = <&devctrl 0x248>;
315*724ba675SRob Herring			};
316*724ba675SRob Herring
317*724ba675SRob Herring			dspgpio3: keystone_dsp_gpio@24c {
318*724ba675SRob Herring				compatible = "ti,keystone-dsp-gpio";
319*724ba675SRob Herring				reg = <0x24c 0x4>;
320*724ba675SRob Herring				gpio-controller;
321*724ba675SRob Herring				#gpio-cells = <2>;
322*724ba675SRob Herring				gpio,syscon-dev = <&devctrl 0x24c>;
323*724ba675SRob Herring			};
324*724ba675SRob Herring		};
325*724ba675SRob Herring
326*724ba675SRob Herring		dsp0: dsp@10800000 {
327*724ba675SRob Herring			compatible = "ti,k2l-dsp";
328*724ba675SRob Herring			reg = <0x10800000 0x00100000>,
329*724ba675SRob Herring			      <0x10e00000 0x00008000>,
330*724ba675SRob Herring			      <0x10f00000 0x00008000>;
331*724ba675SRob Herring			reg-names = "l2sram", "l1pram", "l1dram";
332*724ba675SRob Herring			clocks = <&clkgem0>;
333*724ba675SRob Herring			ti,syscon-dev = <&devctrl 0x844>;
334*724ba675SRob Herring			resets = <&pscrst 0>;
335*724ba675SRob Herring			interrupt-parent = <&kirq0>;
336*724ba675SRob Herring			interrupts = <0 8>;
337*724ba675SRob Herring			interrupt-names = "vring", "exception";
338*724ba675SRob Herring			kick-gpios = <&dspgpio0 27 0>;
339*724ba675SRob Herring			status = "disabled";
340*724ba675SRob Herring		};
341*724ba675SRob Herring
342*724ba675SRob Herring		dsp1: dsp@11800000 {
343*724ba675SRob Herring			compatible = "ti,k2l-dsp";
344*724ba675SRob Herring			reg = <0x11800000 0x00100000>,
345*724ba675SRob Herring			      <0x11e00000 0x00008000>,
346*724ba675SRob Herring			      <0x11f00000 0x00008000>;
347*724ba675SRob Herring			reg-names = "l2sram", "l1pram", "l1dram";
348*724ba675SRob Herring			clocks = <&clkgem1>;
349*724ba675SRob Herring			ti,syscon-dev = <&devctrl 0x848>;
350*724ba675SRob Herring			resets = <&pscrst 1>;
351*724ba675SRob Herring			interrupt-parent = <&kirq0>;
352*724ba675SRob Herring			interrupts = <1 9>;
353*724ba675SRob Herring			interrupt-names = "vring", "exception";
354*724ba675SRob Herring			kick-gpios = <&dspgpio1 27 0>;
355*724ba675SRob Herring			status = "disabled";
356*724ba675SRob Herring		};
357*724ba675SRob Herring
358*724ba675SRob Herring		dsp2: dsp@12800000 {
359*724ba675SRob Herring			compatible = "ti,k2l-dsp";
360*724ba675SRob Herring			reg = <0x12800000 0x00100000>,
361*724ba675SRob Herring			      <0x12e00000 0x00008000>,
362*724ba675SRob Herring			      <0x12f00000 0x00008000>;
363*724ba675SRob Herring			reg-names = "l2sram", "l1pram", "l1dram";
364*724ba675SRob Herring			clocks = <&clkgem2>;
365*724ba675SRob Herring			ti,syscon-dev = <&devctrl 0x84c>;
366*724ba675SRob Herring			resets = <&pscrst 2>;
367*724ba675SRob Herring			interrupt-parent = <&kirq0>;
368*724ba675SRob Herring			interrupts = <2 10>;
369*724ba675SRob Herring			interrupt-names = "vring", "exception";
370*724ba675SRob Herring			kick-gpios = <&dspgpio2 27 0>;
371*724ba675SRob Herring			status = "disabled";
372*724ba675SRob Herring		};
373*724ba675SRob Herring
374*724ba675SRob Herring		dsp3: dsp@13800000 {
375*724ba675SRob Herring			compatible = "ti,k2l-dsp";
376*724ba675SRob Herring			reg = <0x13800000 0x00100000>,
377*724ba675SRob Herring			      <0x13e00000 0x00008000>,
378*724ba675SRob Herring			      <0x13f00000 0x00008000>;
379*724ba675SRob Herring			reg-names = "l2sram", "l1pram", "l1dram";
380*724ba675SRob Herring			clocks = <&clkgem3>;
381*724ba675SRob Herring			ti,syscon-dev = <&devctrl 0x850>;
382*724ba675SRob Herring			resets = <&pscrst 3>;
383*724ba675SRob Herring			interrupt-parent = <&kirq0>;
384*724ba675SRob Herring			interrupts = <3 11>;
385*724ba675SRob Herring			interrupt-names = "vring", "exception";
386*724ba675SRob Herring			kick-gpios = <&dspgpio3 27 0>;
387*724ba675SRob Herring			status = "disabled";
388*724ba675SRob Herring		};
389*724ba675SRob Herring
390*724ba675SRob Herring		mdio: mdio@26200f00 {
391*724ba675SRob Herring			compatible = "ti,keystone_mdio", "ti,davinci_mdio";
392*724ba675SRob Herring			#address-cells = <1>;
393*724ba675SRob Herring			#size-cells = <0>;
394*724ba675SRob Herring			reg = <0x26200f00 0x100>;
395*724ba675SRob Herring			status = "disabled";
396*724ba675SRob Herring			clocks = <&clkcpgmac>;
397*724ba675SRob Herring			clock-names = "fck";
398*724ba675SRob Herring			bus_freq = <2500000>;
399*724ba675SRob Herring		};
400*724ba675SRob Herring		/include/ "keystone-k2l-netcp.dtsi"
401*724ba675SRob Herring};
402*724ba675SRob Herring
403*724ba675SRob Herring&spi0 {
404*724ba675SRob Herring       ti,davinci-spi-num-cs = <5>;
405*724ba675SRob Herring};
406*724ba675SRob Herring
407*724ba675SRob Herring&spi1 {
408*724ba675SRob Herring       ti,davinci-spi-num-cs = <3>;
409*724ba675SRob Herring};
410*724ba675SRob Herring
411*724ba675SRob Herring&spi2 {
412*724ba675SRob Herring       ti,davinci-spi-num-cs = <5>;
413*724ba675SRob Herring       /* Pin muxed. Enabled and configured by Bootloader */
414*724ba675SRob Herring       status = "disabled";
415*724ba675SRob Herring};
416