1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-or-later 2724ba675SRob Herring/* 3724ba675SRob Herring * Copyright 2012 DENX Software Engineering GmbH 4724ba675SRob Herring * Heiko Schocher <hs@denx.de> 5724ba675SRob Herring */ 6724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h> 7724ba675SRob Herring 8724ba675SRob Herring/ { 9724ba675SRob Herring #address-cells = <1>; 10724ba675SRob Herring #size-cells = <1>; 11724ba675SRob Herring chosen { }; 12724ba675SRob Herring aliases { }; 13724ba675SRob Herring 14724ba675SRob Herring memory@c0000000 { 15724ba675SRob Herring device_type = "memory"; 16724ba675SRob Herring reg = <0xc0000000 0x0>; 17724ba675SRob Herring }; 18724ba675SRob Herring 19724ba675SRob Herring cpus { 20724ba675SRob Herring #address-cells = <1>; 21724ba675SRob Herring #size-cells = <0>; 22724ba675SRob Herring 23724ba675SRob Herring cpu: cpu@0 { 24724ba675SRob Herring compatible = "arm,arm926ej-s"; 25724ba675SRob Herring device_type = "cpu"; 26724ba675SRob Herring reg = <0>; 27724ba675SRob Herring clocks = <&psc0 14>; 28724ba675SRob Herring operating-points-v2 = <&opp_table>; 29724ba675SRob Herring }; 30724ba675SRob Herring }; 31724ba675SRob Herring 32724ba675SRob Herring opp_table: opp-table { 33724ba675SRob Herring compatible = "operating-points-v2"; 34724ba675SRob Herring 35724ba675SRob Herring opp_100: opp100-100000000 { 36724ba675SRob Herring opp-hz = /bits/ 64 <100000000>; 37724ba675SRob Herring opp-microvolt = <1000000 950000 1050000>; 38724ba675SRob Herring }; 39724ba675SRob Herring 40724ba675SRob Herring opp_200: opp110-200000000 { 41724ba675SRob Herring opp-hz = /bits/ 64 <200000000>; 42724ba675SRob Herring opp-microvolt = <1100000 1050000 1160000>; 43724ba675SRob Herring }; 44724ba675SRob Herring 45724ba675SRob Herring opp_300: opp120-300000000 { 46724ba675SRob Herring opp-hz = /bits/ 64 <300000000>; 47724ba675SRob Herring opp-microvolt = <1200000 1140000 1320000>; 48724ba675SRob Herring }; 49724ba675SRob Herring 50724ba675SRob Herring /* 51724ba675SRob Herring * Original silicon was 300MHz max, so higher frequencies 52724ba675SRob Herring * need to be enabled on a per-board basis if the chip is 53724ba675SRob Herring * capable. 54724ba675SRob Herring */ 55724ba675SRob Herring 56724ba675SRob Herring opp_375: opp120-375000000 { 57724ba675SRob Herring status = "disabled"; 58724ba675SRob Herring opp-hz = /bits/ 64 <375000000>; 59724ba675SRob Herring opp-microvolt = <1200000 1140000 1320000>; 60724ba675SRob Herring }; 61724ba675SRob Herring 62724ba675SRob Herring opp_456: opp130-456000000 { 63724ba675SRob Herring status = "disabled"; 64724ba675SRob Herring opp-hz = /bits/ 64 <456000000>; 65724ba675SRob Herring opp-microvolt = <1300000 1250000 1350000>; 66724ba675SRob Herring }; 67724ba675SRob Herring }; 68724ba675SRob Herring 69724ba675SRob Herring arm { 70724ba675SRob Herring #address-cells = <1>; 71724ba675SRob Herring #size-cells = <1>; 72724ba675SRob Herring ranges; 73724ba675SRob Herring intc: interrupt-controller@fffee000 { 74724ba675SRob Herring compatible = "ti,cp-intc"; 75724ba675SRob Herring interrupt-controller; 76724ba675SRob Herring #interrupt-cells = <1>; 77724ba675SRob Herring ti,intc-size = <101>; 78724ba675SRob Herring reg = <0xfffee000 0x2000>; 79724ba675SRob Herring }; 80724ba675SRob Herring }; 81724ba675SRob Herring clocks: clocks { 82724ba675SRob Herring ref_clk: ref_clk { 83724ba675SRob Herring compatible = "fixed-clock"; 84724ba675SRob Herring #clock-cells = <0>; 85724ba675SRob Herring clock-output-names = "ref_clk"; 86724ba675SRob Herring }; 87724ba675SRob Herring sata_refclk: sata_refclk { 88724ba675SRob Herring compatible = "fixed-clock"; 89724ba675SRob Herring #clock-cells = <0>; 90724ba675SRob Herring clock-output-names = "sata_refclk"; 91724ba675SRob Herring status = "disabled"; 92724ba675SRob Herring }; 93724ba675SRob Herring usb_refclkin: usb_refclkin { 94724ba675SRob Herring compatible = "fixed-clock"; 95724ba675SRob Herring #clock-cells = <0>; 96724ba675SRob Herring clock-output-names = "usb_refclkin"; 97724ba675SRob Herring status = "disabled"; 98724ba675SRob Herring }; 99724ba675SRob Herring }; 100724ba675SRob Herring dsp: dsp@11800000 { 101724ba675SRob Herring compatible = "ti,da850-dsp"; 102724ba675SRob Herring reg = <0x11800000 0x40000>, 103724ba675SRob Herring <0x11e00000 0x8000>, 104724ba675SRob Herring <0x11f00000 0x8000>, 105724ba675SRob Herring <0x01c14044 0x4>, 106724ba675SRob Herring <0x01c14174 0x8>; 107724ba675SRob Herring reg-names = "l2sram", "l1pram", "l1dram", "host1cfg", "chipsig"; 108724ba675SRob Herring interrupt-parent = <&intc>; 109724ba675SRob Herring interrupts = <28>; 110724ba675SRob Herring clocks = <&psc0 15>; 111724ba675SRob Herring resets = <&psc0 15>; 112724ba675SRob Herring status = "disabled"; 113724ba675SRob Herring }; 114724ba675SRob Herring soc@1c00000 { 115724ba675SRob Herring compatible = "simple-bus"; 116724ba675SRob Herring model = "da850"; 117724ba675SRob Herring #address-cells = <1>; 118724ba675SRob Herring #size-cells = <1>; 119724ba675SRob Herring ranges = <0x0 0x01c00000 0x400000>; 120724ba675SRob Herring interrupt-parent = <&intc>; 121724ba675SRob Herring 122724ba675SRob Herring psc0: clock-controller@10000 { 123724ba675SRob Herring compatible = "ti,da850-psc0"; 124724ba675SRob Herring reg = <0x10000 0x1000>; 125724ba675SRob Herring #clock-cells = <1>; 126724ba675SRob Herring #reset-cells = <1>; 127724ba675SRob Herring #power-domain-cells = <1>; 128724ba675SRob Herring clocks = <&pll0_sysclk 1>, <&pll0_sysclk 2>, 129724ba675SRob Herring <&pll0_sysclk 4>, <&pll0_sysclk 6>, 130724ba675SRob Herring <&async1_clk>; 131724ba675SRob Herring clock-names = "pll0_sysclk1", "pll0_sysclk2", 132724ba675SRob Herring "pll0_sysclk4", "pll0_sysclk6", 133724ba675SRob Herring "async1"; 134724ba675SRob Herring }; 135724ba675SRob Herring pll0: clock-controller@11000 { 136724ba675SRob Herring compatible = "ti,da850-pll0"; 137724ba675SRob Herring reg = <0x11000 0x1000>; 138724ba675SRob Herring clocks = <&ref_clk>, <&pll1_sysclk 3>; 139724ba675SRob Herring clock-names = "clksrc", "extclksrc"; 140724ba675SRob Herring 141724ba675SRob Herring pll0_pllout: pllout { 142724ba675SRob Herring #clock-cells = <0>; 143724ba675SRob Herring }; 144724ba675SRob Herring pll0_sysclk: sysclk { 145724ba675SRob Herring #clock-cells = <1>; 146724ba675SRob Herring }; 147724ba675SRob Herring pll0_auxclk: auxclk { 148724ba675SRob Herring #clock-cells = <0>; 149724ba675SRob Herring }; 150724ba675SRob Herring pll0_obsclk: obsclk { 151724ba675SRob Herring #clock-cells = <0>; 152724ba675SRob Herring }; 153724ba675SRob Herring }; 154724ba675SRob Herring pmx_core: pinmux@14120 { 155724ba675SRob Herring compatible = "pinctrl-single"; 156724ba675SRob Herring reg = <0x14120 0x50>; 157724ba675SRob Herring #pinctrl-cells = <2>; 158724ba675SRob Herring pinctrl-single,bit-per-mux; 159724ba675SRob Herring pinctrl-single,register-width = <32>; 160724ba675SRob Herring pinctrl-single,function-mask = <0xf>; 161724ba675SRob Herring /* pin base, nr pins & gpio function */ 162724ba675SRob Herring pinctrl-single,gpio-range = <&range 0 17 0x8>, 163724ba675SRob Herring <&range 17 8 0x4>, 164724ba675SRob Herring <&range 26 8 0x4>, 165724ba675SRob Herring <&range 34 80 0x8>, 166724ba675SRob Herring <&range 129 31 0x8>; 167724ba675SRob Herring status = "disabled"; 168724ba675SRob Herring 169724ba675SRob Herring range: gpio-range { 170724ba675SRob Herring #pinctrl-single,gpio-range-cells = <3>; 171724ba675SRob Herring }; 172724ba675SRob Herring 173d49b1e4fSTony Lindgren serial0_rtscts_pins: serial0-rtscts-pins { 174724ba675SRob Herring pinctrl-single,bits = < 175724ba675SRob Herring /* UART0_RTS UART0_CTS */ 176724ba675SRob Herring 0x0c 0x22000000 0xff000000 177724ba675SRob Herring >; 178724ba675SRob Herring }; 179d49b1e4fSTony Lindgren serial0_rxtx_pins: serial0-rxtx-pins { 180724ba675SRob Herring pinctrl-single,bits = < 181724ba675SRob Herring /* UART0_TXD UART0_RXD */ 182724ba675SRob Herring 0x0c 0x00220000 0x00ff0000 183724ba675SRob Herring >; 184724ba675SRob Herring }; 185d49b1e4fSTony Lindgren serial1_rtscts_pins: serial1-rtscts-pins { 186724ba675SRob Herring pinctrl-single,bits = < 187724ba675SRob Herring /* UART1_CTS UART1_RTS */ 188724ba675SRob Herring 0x00 0x00440000 0x00ff0000 189724ba675SRob Herring >; 190724ba675SRob Herring }; 191d49b1e4fSTony Lindgren serial1_rxtx_pins: serial1-rxtx-pins { 192724ba675SRob Herring pinctrl-single,bits = < 193724ba675SRob Herring /* UART1_TXD UART1_RXD */ 194724ba675SRob Herring 0x10 0x22000000 0xff000000 195724ba675SRob Herring >; 196724ba675SRob Herring }; 197d49b1e4fSTony Lindgren serial2_rtscts_pins: serial2-rtscts-pins { 198724ba675SRob Herring pinctrl-single,bits = < 199724ba675SRob Herring /* UART2_CTS UART2_RTS */ 200724ba675SRob Herring 0x00 0x44000000 0xff000000 201724ba675SRob Herring >; 202724ba675SRob Herring }; 203d49b1e4fSTony Lindgren serial2_rxtx_pins: serial2-rxtx-pins { 204724ba675SRob Herring pinctrl-single,bits = < 205724ba675SRob Herring /* UART2_TXD UART2_RXD */ 206724ba675SRob Herring 0x10 0x00220000 0x00ff0000 207724ba675SRob Herring >; 208724ba675SRob Herring }; 209d49b1e4fSTony Lindgren i2c0_pins: i2c0-pins { 210724ba675SRob Herring pinctrl-single,bits = < 211724ba675SRob Herring /* I2C0_SDA,I2C0_SCL */ 212724ba675SRob Herring 0x10 0x00002200 0x0000ff00 213724ba675SRob Herring >; 214724ba675SRob Herring }; 215d49b1e4fSTony Lindgren i2c1_pins: i2c1-pins { 216724ba675SRob Herring pinctrl-single,bits = < 217724ba675SRob Herring /* I2C1_SDA, I2C1_SCL */ 218724ba675SRob Herring 0x10 0x00440000 0x00ff0000 219724ba675SRob Herring >; 220724ba675SRob Herring }; 221d49b1e4fSTony Lindgren mmc0_pins: mmc-pins { 222724ba675SRob Herring pinctrl-single,bits = < 223724ba675SRob Herring /* MMCSD0_DAT[3] MMCSD0_DAT[2] 224724ba675SRob Herring * MMCSD0_DAT[1] MMCSD0_DAT[0] 225724ba675SRob Herring * MMCSD0_CMD MMCSD0_CLK 226724ba675SRob Herring */ 227724ba675SRob Herring 0x28 0x00222222 0x00ffffff 228724ba675SRob Herring >; 229724ba675SRob Herring }; 230d49b1e4fSTony Lindgren ehrpwm0a_pins: ehrpwm0a-pins { 231724ba675SRob Herring pinctrl-single,bits = < 232724ba675SRob Herring /* EPWM0A */ 233724ba675SRob Herring 0xc 0x00000002 0x0000000f 234724ba675SRob Herring >; 235724ba675SRob Herring }; 236d49b1e4fSTony Lindgren ehrpwm0b_pins: ehrpwm0b-pins { 237724ba675SRob Herring pinctrl-single,bits = < 238724ba675SRob Herring /* EPWM0B */ 239724ba675SRob Herring 0xc 0x00000020 0x000000f0 240724ba675SRob Herring >; 241724ba675SRob Herring }; 242d49b1e4fSTony Lindgren ehrpwm1a_pins: ehrpwm1a-pins { 243724ba675SRob Herring pinctrl-single,bits = < 244724ba675SRob Herring /* EPWM1A */ 245724ba675SRob Herring 0x14 0x00000002 0x0000000f 246724ba675SRob Herring >; 247724ba675SRob Herring }; 248d49b1e4fSTony Lindgren ehrpwm1b_pins: ehrpwm1b-pins { 249724ba675SRob Herring pinctrl-single,bits = < 250724ba675SRob Herring /* EPWM1B */ 251724ba675SRob Herring 0x14 0x00000020 0x000000f0 252724ba675SRob Herring >; 253724ba675SRob Herring }; 254d49b1e4fSTony Lindgren ecap0_pins: ecap0-pins { 255724ba675SRob Herring pinctrl-single,bits = < 256724ba675SRob Herring /* ECAP0_APWM0 */ 257724ba675SRob Herring 0x8 0x20000000 0xf0000000 258724ba675SRob Herring >; 259724ba675SRob Herring }; 260d49b1e4fSTony Lindgren ecap1_pins: ecap1-pins { 261724ba675SRob Herring pinctrl-single,bits = < 262724ba675SRob Herring /* ECAP1_APWM1 */ 263724ba675SRob Herring 0x4 0x40000000 0xf0000000 264724ba675SRob Herring >; 265724ba675SRob Herring }; 266d49b1e4fSTony Lindgren ecap2_pins: ecap2-pins { 267724ba675SRob Herring pinctrl-single,bits = < 268724ba675SRob Herring /* ECAP2_APWM2 */ 269724ba675SRob Herring 0x4 0x00000004 0x0000000f 270724ba675SRob Herring >; 271724ba675SRob Herring }; 272d49b1e4fSTony Lindgren spi0_pins: spi0-pins { 273724ba675SRob Herring pinctrl-single,bits = < 274724ba675SRob Herring /* SIMO, SOMI, CLK */ 275724ba675SRob Herring 0xc 0x00001101 0x0000ff0f 276724ba675SRob Herring >; 277724ba675SRob Herring }; 278d49b1e4fSTony Lindgren spi0_cs0_pin: spi0-cs0-pins { 279724ba675SRob Herring pinctrl-single,bits = < 280724ba675SRob Herring /* CS0 */ 281724ba675SRob Herring 0x10 0x00000010 0x000000f0 282724ba675SRob Herring >; 283724ba675SRob Herring }; 284d49b1e4fSTony Lindgren spi0_cs3_pin: spi0-cs3-pins { 285724ba675SRob Herring pinctrl-single,bits = < 286724ba675SRob Herring /* CS3 */ 287724ba675SRob Herring 0xc 0x01000000 0x0f000000 288724ba675SRob Herring >; 289724ba675SRob Herring }; 290d49b1e4fSTony Lindgren spi1_pins: spi1-pins { 291724ba675SRob Herring pinctrl-single,bits = < 292724ba675SRob Herring /* SIMO, SOMI, CLK */ 293724ba675SRob Herring 0x14 0x00110100 0x00ff0f00 294724ba675SRob Herring >; 295724ba675SRob Herring }; 296d49b1e4fSTony Lindgren spi1_cs0_pin: spi1-cs0-pins { 297724ba675SRob Herring pinctrl-single,bits = < 298724ba675SRob Herring /* CS0 */ 299724ba675SRob Herring 0x14 0x00000010 0x000000f0 300724ba675SRob Herring >; 301724ba675SRob Herring }; 302d49b1e4fSTony Lindgren mdio_pins: mdio-pins { 303724ba675SRob Herring pinctrl-single,bits = < 304724ba675SRob Herring /* MDIO_CLK, MDIO_D */ 305724ba675SRob Herring 0x10 0x00000088 0x000000ff 306724ba675SRob Herring >; 307724ba675SRob Herring }; 308d49b1e4fSTony Lindgren mii_pins: mii-pins { 309724ba675SRob Herring pinctrl-single,bits = < 310724ba675SRob Herring /* 311724ba675SRob Herring * MII_TXEN, MII_TXCLK, MII_COL 312724ba675SRob Herring * MII_TXD_3, MII_TXD_2, MII_TXD_1 313724ba675SRob Herring * MII_TXD_0 314724ba675SRob Herring */ 315724ba675SRob Herring 0x8 0x88888880 0xfffffff0 316724ba675SRob Herring /* 317724ba675SRob Herring * MII_RXER, MII_CRS, MII_RXCLK 318724ba675SRob Herring * MII_RXDV, MII_RXD_3, MII_RXD_2 319724ba675SRob Herring * MII_RXD_1, MII_RXD_0 320724ba675SRob Herring */ 321724ba675SRob Herring 0xc 0x88888888 0xffffffff 322724ba675SRob Herring >; 323724ba675SRob Herring }; 324d49b1e4fSTony Lindgren lcd_pins: lcd-pins { 325724ba675SRob Herring pinctrl-single,bits = < 326724ba675SRob Herring /* 327724ba675SRob Herring * LCD_D[2], LCD_D[3], LCD_D[4], LCD_D[5], 328724ba675SRob Herring * LCD_D[6], LCD_D[7] 329724ba675SRob Herring */ 330724ba675SRob Herring 0x40 0x22222200 0xffffff00 331724ba675SRob Herring /* 332724ba675SRob Herring * LCD_D[10], LCD_D[11], LCD_D[12], LCD_D[13], 333724ba675SRob Herring * LCD_D[14], LCD_D[15], LCD_D[0], LCD_D[1] 334724ba675SRob Herring */ 335724ba675SRob Herring 0x44 0x22222222 0xffffffff 336724ba675SRob Herring /* LCD_D[8], LCD_D[9] */ 337724ba675SRob Herring 0x48 0x00000022 0x000000ff 338724ba675SRob Herring 339724ba675SRob Herring /* LCD_PCLK */ 340724ba675SRob Herring 0x48 0x02000000 0x0f000000 341724ba675SRob Herring /* LCD_AC_ENB_CS, LCD_VSYNC, LCD_HSYNC */ 342724ba675SRob Herring 0x4c 0x02000022 0x0f0000ff 343724ba675SRob Herring >; 344724ba675SRob Herring }; 345d49b1e4fSTony Lindgren vpif_capture_pins: vpif-capture-pins { 346724ba675SRob Herring pinctrl-single,bits = < 347724ba675SRob Herring /* VP_DIN[2..7], VP_CLKIN1, VP_CLKIN0 */ 348724ba675SRob Herring 0x38 0x11111111 0xffffffff 349724ba675SRob Herring /* VP_DIN[10..15,0..1] */ 350724ba675SRob Herring 0x3c 0x11111111 0xffffffff 351724ba675SRob Herring /* VP_DIN[8..9] */ 352724ba675SRob Herring 0x40 0x00000011 0x000000ff 353724ba675SRob Herring >; 354724ba675SRob Herring }; 355d49b1e4fSTony Lindgren vpif_display_pins: vpif-display-pins { 356724ba675SRob Herring pinctrl-single,bits = < 357724ba675SRob Herring /* VP_DOUT[2..7] */ 358724ba675SRob Herring 0x40 0x11111100 0xffffff00 359724ba675SRob Herring /* VP_DOUT[10..15,0..1] */ 360724ba675SRob Herring 0x44 0x11111111 0xffffffff 361724ba675SRob Herring /* VP_DOUT[8..9] */ 362724ba675SRob Herring 0x48 0x00000011 0x000000ff 363724ba675SRob Herring /* 364724ba675SRob Herring * VP_CLKOUT3, VP_CLKIN3, 365724ba675SRob Herring * VP_CLKOUT2, VP_CLKIN2 366724ba675SRob Herring */ 367724ba675SRob Herring 0x4c 0x00111100 0x00ffff00 368724ba675SRob Herring >; 369724ba675SRob Herring }; 370724ba675SRob Herring }; 371724ba675SRob Herring prictrl: priority-controller@14110 { 372724ba675SRob Herring compatible = "ti,da850-mstpri"; 373724ba675SRob Herring reg = <0x14110 0x0c>; 374724ba675SRob Herring status = "disabled"; 375724ba675SRob Herring }; 376724ba675SRob Herring cfgchip: chip-controller@1417c { 377724ba675SRob Herring compatible = "ti,da830-cfgchip", "syscon", "simple-mfd"; 378724ba675SRob Herring reg = <0x1417c 0x14>; 379724ba675SRob Herring 380724ba675SRob Herring usb_phy: usb-phy { 381724ba675SRob Herring compatible = "ti,da830-usb-phy"; 382724ba675SRob Herring #phy-cells = <1>; 383724ba675SRob Herring clocks = <&usb_phy_clk 0>, <&usb_phy_clk 1>; 384724ba675SRob Herring clock-names = "usb0_clk48", "usb1_clk48"; 385724ba675SRob Herring status = "disabled"; 386724ba675SRob Herring }; 387724ba675SRob Herring usb_phy_clk: usb-phy-clocks { 388724ba675SRob Herring compatible = "ti,da830-usb-phy-clocks"; 389724ba675SRob Herring #clock-cells = <1>; 390724ba675SRob Herring clocks = <&psc1 1>, <&usb_refclkin>, 391724ba675SRob Herring <&pll0_auxclk>; 392724ba675SRob Herring clock-names = "fck", "usb_refclkin", "auxclk"; 393724ba675SRob Herring }; 394724ba675SRob Herring ehrpwm_tbclk: ehrpwm_tbclk { 395724ba675SRob Herring compatible = "ti,da830-tbclksync"; 396724ba675SRob Herring #clock-cells = <0>; 397724ba675SRob Herring clocks = <&psc1 17>; 398724ba675SRob Herring clock-names = "fck"; 399724ba675SRob Herring }; 400724ba675SRob Herring div4p5_clk: div4.5 { 401724ba675SRob Herring compatible = "ti,da830-div4p5ena"; 402724ba675SRob Herring #clock-cells = <0>; 403724ba675SRob Herring clocks = <&pll0_pllout>; 404724ba675SRob Herring clock-names = "pll0_pllout"; 405724ba675SRob Herring }; 406724ba675SRob Herring async1_clk: async1 { 407724ba675SRob Herring compatible = "ti,da850-async1-clksrc"; 408724ba675SRob Herring #clock-cells = <0>; 409724ba675SRob Herring clocks = <&pll0_sysclk 3>, <&div4p5_clk>; 410724ba675SRob Herring clock-names = "pll0_sysclk3", "div4.5"; 411724ba675SRob Herring }; 412724ba675SRob Herring async3_clk: async3 { 413724ba675SRob Herring compatible = "ti,da850-async3-clksrc"; 414724ba675SRob Herring #clock-cells = <0>; 415724ba675SRob Herring clocks = <&pll0_sysclk 2>, <&pll1_sysclk 2>; 416724ba675SRob Herring clock-names = "pll0_sysclk2", "pll1_sysclk2"; 417724ba675SRob Herring }; 418724ba675SRob Herring }; 419724ba675SRob Herring edma0: edma@0 { 420724ba675SRob Herring compatible = "ti,edma3-tpcc"; 421724ba675SRob Herring /* eDMA3 CC0: 0x01c0 0000 - 0x01c0 7fff */ 422724ba675SRob Herring reg = <0x0 0x8000>; 423724ba675SRob Herring reg-names = "edma3_cc"; 424*f274a854SKrzysztof Kozlowski interrupts = <11>, <12>; 425724ba675SRob Herring interrupt-names = "edma3_ccint", "edma3_ccerrint"; 426724ba675SRob Herring #dma-cells = <2>; 427724ba675SRob Herring 428724ba675SRob Herring ti,tptcs = <&edma0_tptc0 7>, <&edma0_tptc1 0>; 429724ba675SRob Herring power-domains = <&psc0 0>; 430724ba675SRob Herring }; 431724ba675SRob Herring edma0_tptc0: tptc@8000 { 432724ba675SRob Herring compatible = "ti,edma3-tptc"; 433724ba675SRob Herring reg = <0x8000 0x400>; 434724ba675SRob Herring interrupts = <13>; 435724ba675SRob Herring interrupt-names = "edm3_tcerrint"; 436724ba675SRob Herring power-domains = <&psc0 1>; 437724ba675SRob Herring }; 438724ba675SRob Herring edma0_tptc1: tptc@8400 { 439724ba675SRob Herring compatible = "ti,edma3-tptc"; 440724ba675SRob Herring reg = <0x8400 0x400>; 441724ba675SRob Herring interrupts = <32>; 442724ba675SRob Herring interrupt-names = "edm3_tcerrint"; 443724ba675SRob Herring power-domains = <&psc0 2>; 444724ba675SRob Herring }; 445724ba675SRob Herring edma1: edma@230000 { 446724ba675SRob Herring compatible = "ti,edma3-tpcc"; 447724ba675SRob Herring /* eDMA3 CC1: 0x01e3 0000 - 0x01e3 7fff */ 448724ba675SRob Herring reg = <0x230000 0x8000>; 449724ba675SRob Herring reg-names = "edma3_cc"; 450*f274a854SKrzysztof Kozlowski interrupts = <93>, <94>; 451724ba675SRob Herring interrupt-names = "edma3_ccint", "edma3_ccerrint"; 452724ba675SRob Herring #dma-cells = <2>; 453724ba675SRob Herring 454724ba675SRob Herring ti,tptcs = <&edma1_tptc0 7>; 455724ba675SRob Herring power-domains = <&psc1 0>; 456724ba675SRob Herring }; 457724ba675SRob Herring edma1_tptc0: tptc@238000 { 458724ba675SRob Herring compatible = "ti,edma3-tptc"; 459724ba675SRob Herring reg = <0x238000 0x400>; 460724ba675SRob Herring interrupts = <95>; 461724ba675SRob Herring interrupt-names = "edm3_tcerrint"; 462724ba675SRob Herring power-domains = <&psc1 21>; 463724ba675SRob Herring }; 464724ba675SRob Herring serial0: serial@42000 { 465724ba675SRob Herring compatible = "ti,da830-uart", "ns16550a"; 466724ba675SRob Herring reg = <0x42000 0x100>; 467724ba675SRob Herring reg-io-width = <4>; 468724ba675SRob Herring reg-shift = <2>; 469724ba675SRob Herring interrupts = <25>; 470724ba675SRob Herring clocks = <&psc0 9>; 471724ba675SRob Herring power-domains = <&psc0 9>; 472724ba675SRob Herring status = "disabled"; 473724ba675SRob Herring }; 474724ba675SRob Herring serial1: serial@10c000 { 475724ba675SRob Herring compatible = "ti,da830-uart", "ns16550a"; 476724ba675SRob Herring reg = <0x10c000 0x100>; 477724ba675SRob Herring reg-io-width = <4>; 478724ba675SRob Herring reg-shift = <2>; 479724ba675SRob Herring interrupts = <53>; 480724ba675SRob Herring clocks = <&psc1 12>; 481724ba675SRob Herring power-domains = <&psc1 12>; 482724ba675SRob Herring status = "disabled"; 483724ba675SRob Herring }; 484724ba675SRob Herring serial2: serial@10d000 { 485724ba675SRob Herring compatible = "ti,da830-uart", "ns16550a"; 486724ba675SRob Herring reg = <0x10d000 0x100>; 487724ba675SRob Herring reg-io-width = <4>; 488724ba675SRob Herring reg-shift = <2>; 489724ba675SRob Herring interrupts = <61>; 490724ba675SRob Herring clocks = <&psc1 13>; 491724ba675SRob Herring power-domains = <&psc1 13>; 492724ba675SRob Herring status = "disabled"; 493724ba675SRob Herring }; 494724ba675SRob Herring rtc0: rtc@23000 { 495724ba675SRob Herring compatible = "ti,da830-rtc"; 496724ba675SRob Herring reg = <0x23000 0x1000>; 497*f274a854SKrzysztof Kozlowski interrupts = <19>, <19>; 498724ba675SRob Herring clocks = <&pll0_auxclk>; 499724ba675SRob Herring clock-names = "int-clk"; 500724ba675SRob Herring status = "disabled"; 501724ba675SRob Herring }; 502724ba675SRob Herring i2c0: i2c@22000 { 503724ba675SRob Herring compatible = "ti,davinci-i2c"; 504724ba675SRob Herring reg = <0x22000 0x1000>; 505724ba675SRob Herring interrupts = <15>; 506724ba675SRob Herring #address-cells = <1>; 507724ba675SRob Herring #size-cells = <0>; 508724ba675SRob Herring clocks = <&pll0_auxclk>; 509724ba675SRob Herring status = "disabled"; 510724ba675SRob Herring }; 511724ba675SRob Herring i2c1: i2c@228000 { 512724ba675SRob Herring compatible = "ti,davinci-i2c"; 513724ba675SRob Herring reg = <0x228000 0x1000>; 514724ba675SRob Herring interrupts = <51>; 515724ba675SRob Herring #address-cells = <1>; 516724ba675SRob Herring #size-cells = <0>; 517724ba675SRob Herring clocks = <&psc1 11>; 518724ba675SRob Herring power-domains = <&psc1 11>; 519724ba675SRob Herring status = "disabled"; 520724ba675SRob Herring }; 521724ba675SRob Herring clocksource: timer@20000 { 522724ba675SRob Herring compatible = "ti,da830-timer"; 523724ba675SRob Herring reg = <0x20000 0x1000>; 524724ba675SRob Herring interrupts = <21>, <22>; 525724ba675SRob Herring interrupt-names = "tint12", "tint34"; 526724ba675SRob Herring clocks = <&pll0_auxclk>; 527724ba675SRob Herring }; 528724ba675SRob Herring wdt: wdt@21000 { 529724ba675SRob Herring compatible = "ti,davinci-wdt"; 530724ba675SRob Herring reg = <0x21000 0x1000>; 531724ba675SRob Herring clocks = <&pll0_auxclk>; 532724ba675SRob Herring status = "disabled"; 533724ba675SRob Herring }; 534724ba675SRob Herring mmc0: mmc@40000 { 535724ba675SRob Herring compatible = "ti,da830-mmc"; 536724ba675SRob Herring reg = <0x40000 0x1000>; 537724ba675SRob Herring cap-sd-highspeed; 538724ba675SRob Herring cap-mmc-highspeed; 539724ba675SRob Herring interrupts = <16>; 540724ba675SRob Herring dmas = <&edma0 16 0>, <&edma0 17 0>; 541724ba675SRob Herring dma-names = "rx", "tx"; 542724ba675SRob Herring clocks = <&psc0 5>; 543724ba675SRob Herring status = "disabled"; 544724ba675SRob Herring }; 545724ba675SRob Herring vpif: video@217000 { 546724ba675SRob Herring compatible = "ti,da850-vpif"; 547724ba675SRob Herring reg = <0x217000 0x1000>; 548724ba675SRob Herring interrupts = <92>; 549724ba675SRob Herring power-domains = <&psc1 9>; 550724ba675SRob Herring status = "disabled"; 551724ba675SRob Herring 552724ba675SRob Herring /* VPIF capture port */ 553724ba675SRob Herring port@0 { 554724ba675SRob Herring #address-cells = <1>; 555724ba675SRob Herring #size-cells = <0>; 556724ba675SRob Herring }; 557724ba675SRob Herring 558724ba675SRob Herring /* VPIF display port */ 559724ba675SRob Herring port@1 { 560724ba675SRob Herring #address-cells = <1>; 561724ba675SRob Herring #size-cells = <0>; 562724ba675SRob Herring }; 563724ba675SRob Herring }; 564724ba675SRob Herring mmc1: mmc@21b000 { 565724ba675SRob Herring compatible = "ti,da830-mmc"; 566724ba675SRob Herring reg = <0x21b000 0x1000>; 567724ba675SRob Herring cap-sd-highspeed; 568724ba675SRob Herring cap-mmc-highspeed; 569724ba675SRob Herring interrupts = <72>; 570724ba675SRob Herring dmas = <&edma1 28 0>, <&edma1 29 0>; 571724ba675SRob Herring dma-names = "rx", "tx"; 572724ba675SRob Herring clocks = <&psc1 18>; 573724ba675SRob Herring status = "disabled"; 574724ba675SRob Herring }; 575724ba675SRob Herring ehrpwm0: pwm@300000 { 576724ba675SRob Herring compatible = "ti,da850-ehrpwm", "ti,am3352-ehrpwm"; 577724ba675SRob Herring #pwm-cells = <3>; 578724ba675SRob Herring reg = <0x300000 0x2000>; 579724ba675SRob Herring clocks = <&psc1 17>, <&ehrpwm_tbclk>; 580724ba675SRob Herring clock-names = "fck", "tbclk"; 581724ba675SRob Herring power-domains = <&psc1 17>; 582724ba675SRob Herring status = "disabled"; 583724ba675SRob Herring }; 584724ba675SRob Herring ehrpwm1: pwm@302000 { 585724ba675SRob Herring compatible = "ti,da850-ehrpwm", "ti,am3352-ehrpwm"; 586724ba675SRob Herring #pwm-cells = <3>; 587724ba675SRob Herring reg = <0x302000 0x2000>; 588724ba675SRob Herring clocks = <&psc1 17>, <&ehrpwm_tbclk>; 589724ba675SRob Herring clock-names = "fck", "tbclk"; 590724ba675SRob Herring power-domains = <&psc1 17>; 591724ba675SRob Herring status = "disabled"; 592724ba675SRob Herring }; 593724ba675SRob Herring ecap0: pwm@306000 { 594724ba675SRob Herring compatible = "ti,da850-ecap", "ti,am3352-ecap"; 595724ba675SRob Herring #pwm-cells = <3>; 596724ba675SRob Herring reg = <0x306000 0x80>; 597724ba675SRob Herring clocks = <&psc1 20>; 598724ba675SRob Herring clock-names = "fck"; 599724ba675SRob Herring power-domains = <&psc1 20>; 600724ba675SRob Herring status = "disabled"; 601724ba675SRob Herring }; 602724ba675SRob Herring ecap1: pwm@307000 { 603724ba675SRob Herring compatible = "ti,da850-ecap", "ti,am3352-ecap"; 604724ba675SRob Herring #pwm-cells = <3>; 605724ba675SRob Herring reg = <0x307000 0x80>; 606724ba675SRob Herring clocks = <&psc1 20>; 607724ba675SRob Herring clock-names = "fck"; 608724ba675SRob Herring power-domains = <&psc1 20>; 609724ba675SRob Herring status = "disabled"; 610724ba675SRob Herring }; 611724ba675SRob Herring ecap2: pwm@308000 { 612724ba675SRob Herring compatible = "ti,da850-ecap", "ti,am3352-ecap"; 613724ba675SRob Herring #pwm-cells = <3>; 614724ba675SRob Herring reg = <0x308000 0x80>; 615724ba675SRob Herring clocks = <&psc1 20>; 616724ba675SRob Herring clock-names = "fck"; 617724ba675SRob Herring power-domains = <&psc1 20>; 618724ba675SRob Herring status = "disabled"; 619724ba675SRob Herring }; 620724ba675SRob Herring spi0: spi@41000 { 621724ba675SRob Herring #address-cells = <1>; 622724ba675SRob Herring #size-cells = <0>; 623724ba675SRob Herring compatible = "ti,da830-spi"; 624724ba675SRob Herring reg = <0x41000 0x1000>; 625724ba675SRob Herring num-cs = <6>; 626724ba675SRob Herring ti,davinci-spi-intr-line = <1>; 627724ba675SRob Herring interrupts = <20>; 628724ba675SRob Herring dmas = <&edma0 14 0>, <&edma0 15 0>; 629724ba675SRob Herring dma-names = "rx", "tx"; 630724ba675SRob Herring clocks = <&psc0 4>; 631724ba675SRob Herring power-domains = <&psc0 4>; 632724ba675SRob Herring status = "disabled"; 633724ba675SRob Herring }; 634724ba675SRob Herring spi1: spi@30e000 { 635724ba675SRob Herring #address-cells = <1>; 636724ba675SRob Herring #size-cells = <0>; 637724ba675SRob Herring compatible = "ti,da830-spi"; 638724ba675SRob Herring reg = <0x30e000 0x1000>; 639724ba675SRob Herring num-cs = <4>; 640724ba675SRob Herring ti,davinci-spi-intr-line = <1>; 641724ba675SRob Herring interrupts = <56>; 642724ba675SRob Herring dmas = <&edma0 18 0>, <&edma0 19 0>; 643724ba675SRob Herring dma-names = "rx", "tx"; 644724ba675SRob Herring clocks = <&psc1 10>; 645724ba675SRob Herring power-domains = <&psc1 10>; 646724ba675SRob Herring status = "disabled"; 647724ba675SRob Herring }; 648724ba675SRob Herring usb0: usb@200000 { 649724ba675SRob Herring compatible = "ti,da830-musb"; 650724ba675SRob Herring reg = <0x200000 0x1000>; 651724ba675SRob Herring ranges; 652724ba675SRob Herring interrupts = <58>; 653724ba675SRob Herring interrupt-names = "mc"; 654724ba675SRob Herring dr_mode = "otg"; 655724ba675SRob Herring phys = <&usb_phy 0>; 656724ba675SRob Herring phy-names = "usb-phy"; 657724ba675SRob Herring clocks = <&psc1 1>; 658724ba675SRob Herring clock-ranges; 659724ba675SRob Herring status = "disabled"; 660724ba675SRob Herring 661724ba675SRob Herring #address-cells = <1>; 662724ba675SRob Herring #size-cells = <1>; 663724ba675SRob Herring 664724ba675SRob Herring dmas = <&cppi41dma 0 0 &cppi41dma 1 0 665724ba675SRob Herring &cppi41dma 2 0 &cppi41dma 3 0 666724ba675SRob Herring &cppi41dma 0 1 &cppi41dma 1 1 667724ba675SRob Herring &cppi41dma 2 1 &cppi41dma 3 1>; 668724ba675SRob Herring dma-names = 669724ba675SRob Herring "rx1", "rx2", "rx3", "rx4", 670724ba675SRob Herring "tx1", "tx2", "tx3", "tx4"; 671724ba675SRob Herring 672724ba675SRob Herring cppi41dma: dma-controller@201000 { 673724ba675SRob Herring compatible = "ti,da830-cppi41"; 674724ba675SRob Herring reg = <0x201000 0x1000 675724ba675SRob Herring 0x202000 0x1000 676724ba675SRob Herring 0x204000 0x4000>; 677724ba675SRob Herring reg-names = "controller", 678724ba675SRob Herring "scheduler", "queuemgr"; 679724ba675SRob Herring interrupts = <58>; 680724ba675SRob Herring #dma-cells = <2>; 681724ba675SRob Herring /* For backwards compatibility: */ 682724ba675SRob Herring #dma-channels = <4>; 683724ba675SRob Herring dma-channels = <4>; 684724ba675SRob Herring power-domains = <&psc1 1>; 685724ba675SRob Herring status = "okay"; 686724ba675SRob Herring }; 687724ba675SRob Herring }; 688724ba675SRob Herring sata: sata@218000 { 689724ba675SRob Herring compatible = "ti,da850-ahci"; 690724ba675SRob Herring reg = <0x218000 0x2000>, <0x22c018 0x4>; 691724ba675SRob Herring interrupts = <67>; 692724ba675SRob Herring clocks = <&psc1 8>, <&sata_refclk>; 693724ba675SRob Herring clock-names = "fck", "refclk"; 694724ba675SRob Herring status = "disabled"; 695724ba675SRob Herring }; 696724ba675SRob Herring pll1: clock-controller@21a000 { 697724ba675SRob Herring compatible = "ti,da850-pll1"; 698724ba675SRob Herring reg = <0x21a000 0x1000>; 699724ba675SRob Herring clocks = <&ref_clk>; 700724ba675SRob Herring clock-names = "clksrc"; 701724ba675SRob Herring 702724ba675SRob Herring pll1_sysclk: sysclk { 703724ba675SRob Herring #clock-cells = <1>; 704724ba675SRob Herring }; 705724ba675SRob Herring pll1_obsclk: obsclk { 706724ba675SRob Herring #clock-cells = <0>; 707724ba675SRob Herring }; 708724ba675SRob Herring }; 709724ba675SRob Herring mdio: mdio@224000 { 710724ba675SRob Herring compatible = "ti,davinci_mdio"; 711724ba675SRob Herring #address-cells = <1>; 712724ba675SRob Herring #size-cells = <0>; 713724ba675SRob Herring reg = <0x224000 0x1000>; 714724ba675SRob Herring clocks = <&psc1 5>; 715724ba675SRob Herring clock-names = "fck"; 716724ba675SRob Herring power-domains = <&psc1 5>; 717724ba675SRob Herring status = "disabled"; 718724ba675SRob Herring }; 719724ba675SRob Herring eth0: ethernet@220000 { 720724ba675SRob Herring compatible = "ti,davinci-dm6467-emac"; 721724ba675SRob Herring reg = <0x220000 0x4000>; 722724ba675SRob Herring ti,davinci-ctrl-reg-offset = <0x3000>; 723724ba675SRob Herring ti,davinci-ctrl-mod-reg-offset = <0x2000>; 724724ba675SRob Herring ti,davinci-ctrl-ram-offset = <0>; 725724ba675SRob Herring ti,davinci-ctrl-ram-size = <0x2000>; 726724ba675SRob Herring local-mac-address = [ 00 00 00 00 00 00 ]; 727*f274a854SKrzysztof Kozlowski interrupts = <33>, <34>, <35>,<36>; 728724ba675SRob Herring clocks = <&psc1 5>; 729724ba675SRob Herring power-domains = <&psc1 5>; 730724ba675SRob Herring status = "disabled"; 731724ba675SRob Herring }; 732724ba675SRob Herring usb1: usb@225000 { 733724ba675SRob Herring compatible = "ti,da830-ohci"; 734724ba675SRob Herring reg = <0x225000 0x1000>; 735724ba675SRob Herring interrupts = <59>; 736724ba675SRob Herring phys = <&usb_phy 1>; 737724ba675SRob Herring phy-names = "usb-phy"; 738724ba675SRob Herring clocks = <&psc1 2>; 739724ba675SRob Herring status = "disabled"; 740724ba675SRob Herring }; 741724ba675SRob Herring gpio: gpio@226000 { 742724ba675SRob Herring compatible = "ti,dm6441-gpio"; 743724ba675SRob Herring gpio-controller; 744724ba675SRob Herring #gpio-cells = <2>; 745724ba675SRob Herring reg = <0x226000 0x1000>; 746*f274a854SKrzysztof Kozlowski interrupts = <42>, <43>, <44>, <45>, <46>, <47>, <48>, <49>, <50>; 747724ba675SRob Herring ti,ngpio = <144>; 748724ba675SRob Herring ti,davinci-gpio-unbanked = <0>; 749724ba675SRob Herring clocks = <&psc1 3>; 750724ba675SRob Herring clock-names = "gpio"; 751724ba675SRob Herring status = "disabled"; 752724ba675SRob Herring interrupt-controller; 753724ba675SRob Herring #interrupt-cells = <2>; 754724ba675SRob Herring gpio-ranges = <&pmx_core 0 15 1>, 755724ba675SRob Herring <&pmx_core 1 14 1>, 756724ba675SRob Herring <&pmx_core 2 13 1>, 757724ba675SRob Herring <&pmx_core 3 12 1>, 758724ba675SRob Herring <&pmx_core 4 11 1>, 759724ba675SRob Herring <&pmx_core 5 10 1>, 760724ba675SRob Herring <&pmx_core 6 9 1>, 761724ba675SRob Herring <&pmx_core 7 8 1>, 762724ba675SRob Herring <&pmx_core 8 7 1>, 763724ba675SRob Herring <&pmx_core 9 6 1>, 764724ba675SRob Herring <&pmx_core 10 5 1>, 765724ba675SRob Herring <&pmx_core 11 4 1>, 766724ba675SRob Herring <&pmx_core 12 3 1>, 767724ba675SRob Herring <&pmx_core 13 2 1>, 768724ba675SRob Herring <&pmx_core 14 1 1>, 769724ba675SRob Herring <&pmx_core 15 0 1>, 770724ba675SRob Herring <&pmx_core 16 39 1>, 771724ba675SRob Herring <&pmx_core 17 38 1>, 772724ba675SRob Herring <&pmx_core 18 37 1>, 773724ba675SRob Herring <&pmx_core 19 36 1>, 774724ba675SRob Herring <&pmx_core 20 35 1>, 775724ba675SRob Herring <&pmx_core 21 34 1>, 776724ba675SRob Herring <&pmx_core 22 33 1>, 777724ba675SRob Herring <&pmx_core 23 32 1>, 778724ba675SRob Herring <&pmx_core 24 24 1>, 779724ba675SRob Herring <&pmx_core 25 22 1>, 780724ba675SRob Herring <&pmx_core 26 21 1>, 781724ba675SRob Herring <&pmx_core 27 20 1>, 782724ba675SRob Herring <&pmx_core 28 19 1>, 783724ba675SRob Herring <&pmx_core 29 18 1>, 784724ba675SRob Herring <&pmx_core 30 17 1>, 785724ba675SRob Herring <&pmx_core 31 16 1>, 786724ba675SRob Herring <&pmx_core 32 55 1>, 787724ba675SRob Herring <&pmx_core 33 54 1>, 788724ba675SRob Herring <&pmx_core 34 53 1>, 789724ba675SRob Herring <&pmx_core 35 52 1>, 790724ba675SRob Herring <&pmx_core 36 51 1>, 791724ba675SRob Herring <&pmx_core 37 50 1>, 792724ba675SRob Herring <&pmx_core 38 49 1>, 793724ba675SRob Herring <&pmx_core 39 48 1>, 794724ba675SRob Herring <&pmx_core 40 47 1>, 795724ba675SRob Herring <&pmx_core 41 46 1>, 796724ba675SRob Herring <&pmx_core 42 45 1>, 797724ba675SRob Herring <&pmx_core 43 44 1>, 798724ba675SRob Herring <&pmx_core 44 43 1>, 799724ba675SRob Herring <&pmx_core 45 42 1>, 800724ba675SRob Herring <&pmx_core 46 41 1>, 801724ba675SRob Herring <&pmx_core 47 40 1>, 802724ba675SRob Herring <&pmx_core 48 71 1>, 803724ba675SRob Herring <&pmx_core 49 70 1>, 804724ba675SRob Herring <&pmx_core 50 69 1>, 805724ba675SRob Herring <&pmx_core 51 68 1>, 806724ba675SRob Herring <&pmx_core 52 67 1>, 807724ba675SRob Herring <&pmx_core 53 66 1>, 808724ba675SRob Herring <&pmx_core 54 65 1>, 809724ba675SRob Herring <&pmx_core 55 64 1>, 810724ba675SRob Herring <&pmx_core 56 63 1>, 811724ba675SRob Herring <&pmx_core 57 62 1>, 812724ba675SRob Herring <&pmx_core 58 61 1>, 813724ba675SRob Herring <&pmx_core 59 60 1>, 814724ba675SRob Herring <&pmx_core 60 59 1>, 815724ba675SRob Herring <&pmx_core 61 58 1>, 816724ba675SRob Herring <&pmx_core 62 57 1>, 817724ba675SRob Herring <&pmx_core 63 56 1>, 818724ba675SRob Herring <&pmx_core 64 87 1>, 819724ba675SRob Herring <&pmx_core 65 86 1>, 820724ba675SRob Herring <&pmx_core 66 85 1>, 821724ba675SRob Herring <&pmx_core 67 84 1>, 822724ba675SRob Herring <&pmx_core 68 83 1>, 823724ba675SRob Herring <&pmx_core 69 82 1>, 824724ba675SRob Herring <&pmx_core 70 81 1>, 825724ba675SRob Herring <&pmx_core 71 80 1>, 826724ba675SRob Herring <&pmx_core 72 70 1>, 827724ba675SRob Herring <&pmx_core 73 78 1>, 828724ba675SRob Herring <&pmx_core 74 77 1>, 829724ba675SRob Herring <&pmx_core 75 76 1>, 830724ba675SRob Herring <&pmx_core 76 75 1>, 831724ba675SRob Herring <&pmx_core 77 74 1>, 832724ba675SRob Herring <&pmx_core 78 73 1>, 833724ba675SRob Herring <&pmx_core 79 72 1>, 834724ba675SRob Herring <&pmx_core 80 103 1>, 835724ba675SRob Herring <&pmx_core 81 102 1>, 836724ba675SRob Herring <&pmx_core 82 101 1>, 837724ba675SRob Herring <&pmx_core 83 100 1>, 838724ba675SRob Herring <&pmx_core 84 99 1>, 839724ba675SRob Herring <&pmx_core 85 98 1>, 840724ba675SRob Herring <&pmx_core 86 97 1>, 841724ba675SRob Herring <&pmx_core 87 96 1>, 842724ba675SRob Herring <&pmx_core 88 95 1>, 843724ba675SRob Herring <&pmx_core 89 94 1>, 844724ba675SRob Herring <&pmx_core 90 93 1>, 845724ba675SRob Herring <&pmx_core 91 92 1>, 846724ba675SRob Herring <&pmx_core 92 91 1>, 847724ba675SRob Herring <&pmx_core 93 90 1>, 848724ba675SRob Herring <&pmx_core 94 89 1>, 849724ba675SRob Herring <&pmx_core 95 88 1>, 850724ba675SRob Herring <&pmx_core 96 158 1>, 851724ba675SRob Herring <&pmx_core 97 157 1>, 852724ba675SRob Herring <&pmx_core 98 156 1>, 853724ba675SRob Herring <&pmx_core 99 155 1>, 854724ba675SRob Herring <&pmx_core 100 154 1>, 855724ba675SRob Herring <&pmx_core 101 129 1>, 856724ba675SRob Herring <&pmx_core 102 113 1>, 857724ba675SRob Herring <&pmx_core 103 112 1>, 858724ba675SRob Herring <&pmx_core 104 111 1>, 859724ba675SRob Herring <&pmx_core 105 110 1>, 860724ba675SRob Herring <&pmx_core 106 109 1>, 861724ba675SRob Herring <&pmx_core 107 108 1>, 862724ba675SRob Herring <&pmx_core 108 107 1>, 863724ba675SRob Herring <&pmx_core 109 106 1>, 864724ba675SRob Herring <&pmx_core 110 105 1>, 865724ba675SRob Herring <&pmx_core 111 104 1>, 866724ba675SRob Herring <&pmx_core 112 145 1>, 867724ba675SRob Herring <&pmx_core 113 144 1>, 868724ba675SRob Herring <&pmx_core 114 143 1>, 869724ba675SRob Herring <&pmx_core 115 142 1>, 870724ba675SRob Herring <&pmx_core 116 141 1>, 871724ba675SRob Herring <&pmx_core 117 140 1>, 872724ba675SRob Herring <&pmx_core 118 139 1>, 873724ba675SRob Herring <&pmx_core 119 138 1>, 874724ba675SRob Herring <&pmx_core 120 137 1>, 875724ba675SRob Herring <&pmx_core 121 136 1>, 876724ba675SRob Herring <&pmx_core 122 135 1>, 877724ba675SRob Herring <&pmx_core 123 134 1>, 878724ba675SRob Herring <&pmx_core 124 133 1>, 879724ba675SRob Herring <&pmx_core 125 132 1>, 880724ba675SRob Herring <&pmx_core 126 131 1>, 881724ba675SRob Herring <&pmx_core 127 130 1>, 882724ba675SRob Herring <&pmx_core 128 159 1>, 883724ba675SRob Herring <&pmx_core 129 31 1>, 884724ba675SRob Herring <&pmx_core 130 30 1>, 885724ba675SRob Herring <&pmx_core 131 20 1>, 886724ba675SRob Herring <&pmx_core 132 28 1>, 887724ba675SRob Herring <&pmx_core 133 27 1>, 888724ba675SRob Herring <&pmx_core 134 26 1>, 889724ba675SRob Herring <&pmx_core 135 23 1>, 890724ba675SRob Herring <&pmx_core 136 153 1>, 891724ba675SRob Herring <&pmx_core 137 152 1>, 892724ba675SRob Herring <&pmx_core 138 151 1>, 893724ba675SRob Herring <&pmx_core 139 150 1>, 894724ba675SRob Herring <&pmx_core 140 149 1>, 895724ba675SRob Herring <&pmx_core 141 148 1>, 896724ba675SRob Herring <&pmx_core 142 147 1>, 897724ba675SRob Herring <&pmx_core 143 146 1>; 898724ba675SRob Herring }; 899724ba675SRob Herring psc1: clock-controller@227000 { 900724ba675SRob Herring compatible = "ti,da850-psc1"; 901724ba675SRob Herring reg = <0x227000 0x1000>; 902724ba675SRob Herring #clock-cells = <1>; 903724ba675SRob Herring #power-domain-cells = <1>; 904724ba675SRob Herring clocks = <&pll0_sysclk 2>, <&pll0_sysclk 4>, 905724ba675SRob Herring <&async3_clk>; 906724ba675SRob Herring clock-names = "pll0_sysclk2", "pll0_sysclk4", "async3"; 907724ba675SRob Herring assigned-clocks = <&async3_clk>; 908724ba675SRob Herring assigned-clock-parents = <&pll1_sysclk 2>; 909724ba675SRob Herring }; 910724ba675SRob Herring pinconf: pin-controller@22c00c { 911724ba675SRob Herring compatible = "ti,da850-pupd"; 912724ba675SRob Herring reg = <0x22c00c 0x8>; 913724ba675SRob Herring status = "disabled"; 914724ba675SRob Herring }; 915724ba675SRob Herring 916724ba675SRob Herring mcasp0: mcasp@100000 { 917724ba675SRob Herring compatible = "ti,da830-mcasp-audio"; 918724ba675SRob Herring reg = <0x100000 0x2000>, 919724ba675SRob Herring <0x102000 0x400000>; 920724ba675SRob Herring reg-names = "mpu", "dat"; 921724ba675SRob Herring interrupts = <54>; 922724ba675SRob Herring interrupt-names = "common"; 923724ba675SRob Herring power-domains = <&psc1 7>; 924724ba675SRob Herring status = "disabled"; 925724ba675SRob Herring dmas = <&edma0 1 1>, 926724ba675SRob Herring <&edma0 0 1>; 927724ba675SRob Herring dma-names = "tx", "rx"; 928724ba675SRob Herring }; 929724ba675SRob Herring 930724ba675SRob Herring lcdc: display@213000 { 931724ba675SRob Herring compatible = "ti,da850-tilcdc"; 932724ba675SRob Herring reg = <0x213000 0x1000>; 933724ba675SRob Herring interrupts = <52>; 934724ba675SRob Herring max-pixelclock = <37500>; 935724ba675SRob Herring clocks = <&psc1 16>; 936724ba675SRob Herring clock-names = "fck"; 937724ba675SRob Herring power-domains = <&psc1 16>; 938724ba675SRob Herring status = "disabled"; 939724ba675SRob Herring }; 940724ba675SRob Herring }; 941724ba675SRob Herring aemif: aemif@68000000 { 942724ba675SRob Herring compatible = "ti,da850-aemif"; 943724ba675SRob Herring #address-cells = <2>; 944724ba675SRob Herring #size-cells = <1>; 945724ba675SRob Herring 946724ba675SRob Herring reg = <0x68000000 0x00008000>; 947724ba675SRob Herring ranges = <0 0 0x60000000 0x08000000 948724ba675SRob Herring 1 0 0x68000000 0x00008000>; 949724ba675SRob Herring clocks = <&psc0 3>; 950724ba675SRob Herring clock-names = "aemif"; 951724ba675SRob Herring clock-ranges; 952724ba675SRob Herring status = "disabled"; 953724ba675SRob Herring }; 954724ba675SRob Herring memctrl: memory-controller@b0000000 { 955724ba675SRob Herring compatible = "ti,da850-ddr-controller"; 956724ba675SRob Herring reg = <0xb0000000 0xe8>; 957724ba675SRob Herring status = "disabled"; 958724ba675SRob Herring }; 959724ba675SRob Herring}; 960