xref: /openbmc/linux/arch/arm/boot/dts/nxp/imx/imx7s.dtsi (revision 87832e937c808a7ebc41254b408362e3255c87c9)
1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0+ OR MIT
2724ba675SRob Herring//
3724ba675SRob Herring// Copyright 2015 Freescale Semiconductor, Inc.
4724ba675SRob Herring// Copyright 2016 Toradex AG
5724ba675SRob Herring
6724ba675SRob Herring#include <dt-bindings/clock/imx7d-clock.h>
7724ba675SRob Herring#include <dt-bindings/power/imx7-power.h>
8724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
9724ba675SRob Herring#include <dt-bindings/input/input.h>
10724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h>
11724ba675SRob Herring#include <dt-bindings/reset/imx7-reset.h>
12724ba675SRob Herring#include "imx7d-pinfunc.h"
13724ba675SRob Herring
14724ba675SRob Herring/ {
15724ba675SRob Herring	#address-cells = <1>;
16724ba675SRob Herring	#size-cells = <1>;
17724ba675SRob Herring	/*
18724ba675SRob Herring	 * The decompressor and also some bootloaders rely on a
19724ba675SRob Herring	 * pre-existing /chosen node to be available to insert the
20724ba675SRob Herring	 * command line and merge other ATAGS info.
21724ba675SRob Herring	 */
22724ba675SRob Herring	chosen {};
23724ba675SRob Herring
24724ba675SRob Herring	aliases {
25724ba675SRob Herring		gpio0 = &gpio1;
26724ba675SRob Herring		gpio1 = &gpio2;
27724ba675SRob Herring		gpio2 = &gpio3;
28724ba675SRob Herring		gpio3 = &gpio4;
29724ba675SRob Herring		gpio4 = &gpio5;
30724ba675SRob Herring		gpio5 = &gpio6;
31724ba675SRob Herring		gpio6 = &gpio7;
32724ba675SRob Herring		i2c0 = &i2c1;
33724ba675SRob Herring		i2c1 = &i2c2;
34724ba675SRob Herring		i2c2 = &i2c3;
35724ba675SRob Herring		i2c3 = &i2c4;
36724ba675SRob Herring		mmc0 = &usdhc1;
37724ba675SRob Herring		mmc1 = &usdhc2;
38724ba675SRob Herring		mmc2 = &usdhc3;
39724ba675SRob Herring		serial0 = &uart1;
40724ba675SRob Herring		serial1 = &uart2;
41724ba675SRob Herring		serial2 = &uart3;
42724ba675SRob Herring		serial3 = &uart4;
43724ba675SRob Herring		serial4 = &uart5;
44724ba675SRob Herring		serial5 = &uart6;
45724ba675SRob Herring		serial6 = &uart7;
46724ba675SRob Herring		spi0 = &ecspi1;
47724ba675SRob Herring		spi1 = &ecspi2;
48724ba675SRob Herring		spi2 = &ecspi3;
49724ba675SRob Herring		spi3 = &ecspi4;
50724ba675SRob Herring		usb0 = &usbotg1;
51724ba675SRob Herring		usb1 = &usbh;
52724ba675SRob Herring	};
53724ba675SRob Herring
54724ba675SRob Herring	cpus {
55724ba675SRob Herring		#address-cells = <1>;
56724ba675SRob Herring		#size-cells = <0>;
57724ba675SRob Herring
58724ba675SRob Herring		idle-states {
59724ba675SRob Herring			entry-method = "psci";
60724ba675SRob Herring
61724ba675SRob Herring			cpu_sleep_wait: cpu-sleep-wait {
62724ba675SRob Herring				compatible = "arm,idle-state";
63724ba675SRob Herring				arm,psci-suspend-param = <0x0010000>;
64724ba675SRob Herring				local-timer-stop;
65724ba675SRob Herring				entry-latency-us = <100>;
66724ba675SRob Herring				exit-latency-us = <50>;
67724ba675SRob Herring				min-residency-us = <1000>;
68724ba675SRob Herring			};
69724ba675SRob Herring		};
70724ba675SRob Herring
71724ba675SRob Herring		cpu0: cpu@0 {
72724ba675SRob Herring			compatible = "arm,cortex-a7";
73724ba675SRob Herring			device_type = "cpu";
74724ba675SRob Herring			reg = <0>;
75724ba675SRob Herring			clock-frequency = <792000000>;
76724ba675SRob Herring			clock-latency = <61036>; /* two CLK32 periods */
77724ba675SRob Herring			clocks = <&clks IMX7D_CLK_ARM>;
78724ba675SRob Herring			cpu-idle-states = <&cpu_sleep_wait>;
79724ba675SRob Herring			operating-points-v2 = <&cpu0_opp_table>;
80724ba675SRob Herring			#cooling-cells = <2>;
81724ba675SRob Herring			nvmem-cells = <&fuse_grade>;
82724ba675SRob Herring			nvmem-cell-names = "speed_grade";
83724ba675SRob Herring		};
84724ba675SRob Herring	};
85724ba675SRob Herring
86724ba675SRob Herring	cpu0_opp_table: opp-table {
87724ba675SRob Herring		compatible = "operating-points-v2";
88724ba675SRob Herring		opp-shared;
89724ba675SRob Herring
90724ba675SRob Herring		opp-792000000 {
91724ba675SRob Herring			opp-hz = /bits/ 64 <792000000>;
92724ba675SRob Herring			opp-microvolt = <1000000>;
93724ba675SRob Herring			clock-latency-ns = <150000>;
94724ba675SRob Herring			opp-supported-hw = <0xf>, <0xf>;
95724ba675SRob Herring		};
96724ba675SRob Herring	};
97724ba675SRob Herring
98724ba675SRob Herring	ckil: clock-cki {
99724ba675SRob Herring		compatible = "fixed-clock";
100724ba675SRob Herring		#clock-cells = <0>;
101724ba675SRob Herring		clock-frequency = <32768>;
102724ba675SRob Herring		clock-output-names = "ckil";
103724ba675SRob Herring	};
104724ba675SRob Herring
105724ba675SRob Herring	osc: clock-osc {
106724ba675SRob Herring		compatible = "fixed-clock";
107724ba675SRob Herring		#clock-cells = <0>;
108724ba675SRob Herring		clock-frequency = <24000000>;
109724ba675SRob Herring		clock-output-names = "osc";
110724ba675SRob Herring	};
111724ba675SRob Herring
112724ba675SRob Herring	usbphynop1: usbphynop1 {
113724ba675SRob Herring		compatible = "usb-nop-xceiv";
114724ba675SRob Herring		clocks = <&clks IMX7D_USB_PHY1_CLK>;
115724ba675SRob Herring		clock-names = "main_clk";
116724ba675SRob Herring		#phy-cells = <0>;
117724ba675SRob Herring	};
118724ba675SRob Herring
119724ba675SRob Herring	usbphynop3: usbphynop3 {
120724ba675SRob Herring		compatible = "usb-nop-xceiv";
121724ba675SRob Herring		clocks = <&clks IMX7D_USB_HSIC_ROOT_CLK>;
122724ba675SRob Herring		clock-names = "main_clk";
123724ba675SRob Herring		power-domains = <&pgc_hsic_phy>;
124724ba675SRob Herring		#phy-cells = <0>;
125724ba675SRob Herring	};
126724ba675SRob Herring
127724ba675SRob Herring	pmu {
128724ba675SRob Herring		compatible = "arm,cortex-a7-pmu";
129724ba675SRob Herring		interrupt-parent = <&gpc>;
130724ba675SRob Herring		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
131724ba675SRob Herring		interrupt-affinity = <&cpu0>;
132724ba675SRob Herring	};
133724ba675SRob Herring
134724ba675SRob Herring	replicator {
135724ba675SRob Herring		/*
136724ba675SRob Herring		 * non-configurable replicators don't show up on the
137724ba675SRob Herring		 * AMBA bus.  As such no need to add "arm,primecell"
138724ba675SRob Herring		 */
139724ba675SRob Herring		compatible = "arm,coresight-static-replicator";
140724ba675SRob Herring
141724ba675SRob Herring		out-ports {
142724ba675SRob Herring			#address-cells = <1>;
143724ba675SRob Herring			#size-cells = <0>;
144724ba675SRob Herring				/* replicator output ports */
145724ba675SRob Herring			port@0 {
146724ba675SRob Herring				reg = <0>;
147724ba675SRob Herring				replicator_out_port0: endpoint {
148724ba675SRob Herring					remote-endpoint = <&tpiu_in_port>;
149724ba675SRob Herring				};
150724ba675SRob Herring			};
151724ba675SRob Herring
152724ba675SRob Herring			port@1 {
153724ba675SRob Herring				reg = <1>;
154724ba675SRob Herring				replicator_out_port1: endpoint {
155724ba675SRob Herring					remote-endpoint = <&etr_in_port>;
156724ba675SRob Herring				};
157724ba675SRob Herring			};
158724ba675SRob Herring		};
159724ba675SRob Herring
160724ba675SRob Herring		in-ports {
161724ba675SRob Herring			port {
162724ba675SRob Herring				replicator_in_port0: endpoint {
163724ba675SRob Herring					remote-endpoint = <&etf_out_port>;
164724ba675SRob Herring				};
165724ba675SRob Herring			};
166724ba675SRob Herring		};
167724ba675SRob Herring	};
168724ba675SRob Herring
169724ba675SRob Herring	timer {
170724ba675SRob Herring		compatible = "arm,armv7-timer";
171724ba675SRob Herring		arm,cpu-registers-not-fw-configured;
172724ba675SRob Herring		interrupt-parent = <&intc>;
173724ba675SRob Herring		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
174724ba675SRob Herring			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
175724ba675SRob Herring			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
176724ba675SRob Herring			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>;
177724ba675SRob Herring	};
178724ba675SRob Herring
179724ba675SRob Herring	soc: soc {
180724ba675SRob Herring		#address-cells = <1>;
181724ba675SRob Herring		#size-cells = <1>;
182724ba675SRob Herring		compatible = "simple-bus";
183724ba675SRob Herring		interrupt-parent = <&gpc>;
184724ba675SRob Herring		ranges;
185724ba675SRob Herring
186724ba675SRob Herring		funnel@30041000 {
187724ba675SRob Herring			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
188724ba675SRob Herring			reg = <0x30041000 0x1000>;
189724ba675SRob Herring			clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
190724ba675SRob Herring			clock-names = "apb_pclk";
191724ba675SRob Herring
192724ba675SRob Herring			ca_funnel_in_ports: in-ports {
19362b58307SAlexander Stein				#address-cells = <1>;
19462b58307SAlexander Stein				#size-cells = <0>;
19562b58307SAlexander Stein
19662b58307SAlexander Stein				port@0 {
19762b58307SAlexander Stein					reg = <0>;
198724ba675SRob Herring					ca_funnel_in_port0: endpoint {
199724ba675SRob Herring						remote-endpoint = <&etm0_out_port>;
200724ba675SRob Herring					};
201724ba675SRob Herring				};
202724ba675SRob Herring
203724ba675SRob Herring				/* the other input ports are not connect to anything */
204724ba675SRob Herring			};
205724ba675SRob Herring
206724ba675SRob Herring			out-ports {
207724ba675SRob Herring				port {
208724ba675SRob Herring					ca_funnel_out_port0: endpoint {
209724ba675SRob Herring						remote-endpoint = <&hugo_funnel_in_port0>;
210724ba675SRob Herring					};
211724ba675SRob Herring				};
212724ba675SRob Herring
213724ba675SRob Herring			};
214724ba675SRob Herring		};
215724ba675SRob Herring
216724ba675SRob Herring		etm@3007c000 {
217724ba675SRob Herring			compatible = "arm,coresight-etm3x", "arm,primecell";
218724ba675SRob Herring			reg = <0x3007c000 0x1000>;
219724ba675SRob Herring			cpu = <&cpu0>;
220724ba675SRob Herring			clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
221724ba675SRob Herring			clock-names = "apb_pclk";
222724ba675SRob Herring
223724ba675SRob Herring			out-ports {
224724ba675SRob Herring				port {
225724ba675SRob Herring					etm0_out_port: endpoint {
226724ba675SRob Herring						remote-endpoint = <&ca_funnel_in_port0>;
227724ba675SRob Herring					};
228724ba675SRob Herring				};
229724ba675SRob Herring			};
230724ba675SRob Herring		};
231724ba675SRob Herring
232724ba675SRob Herring		funnel@30083000 {
233724ba675SRob Herring			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
234724ba675SRob Herring			reg = <0x30083000 0x1000>;
235724ba675SRob Herring			clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
236724ba675SRob Herring			clock-names = "apb_pclk";
237724ba675SRob Herring
238724ba675SRob Herring			in-ports {
239724ba675SRob Herring				#address-cells = <1>;
240724ba675SRob Herring				#size-cells = <0>;
241724ba675SRob Herring
242724ba675SRob Herring				port@0 {
243724ba675SRob Herring					reg = <0>;
244724ba675SRob Herring					hugo_funnel_in_port0: endpoint {
245724ba675SRob Herring						remote-endpoint = <&ca_funnel_out_port0>;
246724ba675SRob Herring					};
247724ba675SRob Herring				};
248724ba675SRob Herring
249724ba675SRob Herring				port@1 {
250724ba675SRob Herring					reg = <1>;
251724ba675SRob Herring					hugo_funnel_in_port1: endpoint {
252724ba675SRob Herring						/* M4 input */
253724ba675SRob Herring					};
254724ba675SRob Herring				};
255724ba675SRob Herring				/* the other input ports are not connect to anything */
256724ba675SRob Herring			};
257724ba675SRob Herring
258724ba675SRob Herring			out-ports {
259724ba675SRob Herring				port {
260724ba675SRob Herring					hugo_funnel_out_port0: endpoint {
261724ba675SRob Herring						remote-endpoint = <&etf_in_port>;
262724ba675SRob Herring					};
263724ba675SRob Herring				};
264724ba675SRob Herring			};
265724ba675SRob Herring		};
266724ba675SRob Herring
267724ba675SRob Herring		etf@30084000 {
268724ba675SRob Herring			compatible = "arm,coresight-tmc", "arm,primecell";
269724ba675SRob Herring			reg = <0x30084000 0x1000>;
270724ba675SRob Herring			clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
271724ba675SRob Herring			clock-names = "apb_pclk";
272724ba675SRob Herring
273724ba675SRob Herring			in-ports {
274724ba675SRob Herring				port {
275724ba675SRob Herring					etf_in_port: endpoint {
276724ba675SRob Herring						remote-endpoint = <&hugo_funnel_out_port0>;
277724ba675SRob Herring					};
278724ba675SRob Herring				};
279724ba675SRob Herring			};
280724ba675SRob Herring
281724ba675SRob Herring			out-ports {
282724ba675SRob Herring				port {
283724ba675SRob Herring					etf_out_port: endpoint {
284724ba675SRob Herring						remote-endpoint = <&replicator_in_port0>;
285724ba675SRob Herring					};
286724ba675SRob Herring				};
287724ba675SRob Herring			};
288724ba675SRob Herring		};
289724ba675SRob Herring
290724ba675SRob Herring		etr@30086000 {
291724ba675SRob Herring			compatible = "arm,coresight-tmc", "arm,primecell";
292724ba675SRob Herring			reg = <0x30086000 0x1000>;
293724ba675SRob Herring			clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
294724ba675SRob Herring			clock-names = "apb_pclk";
295724ba675SRob Herring
296724ba675SRob Herring			in-ports {
297724ba675SRob Herring				port {
298724ba675SRob Herring					etr_in_port: endpoint {
299724ba675SRob Herring						remote-endpoint = <&replicator_out_port1>;
300724ba675SRob Herring					};
301724ba675SRob Herring				};
302724ba675SRob Herring			};
303724ba675SRob Herring		};
304724ba675SRob Herring
305724ba675SRob Herring		tpiu@30087000 {
306724ba675SRob Herring			compatible = "arm,coresight-tpiu", "arm,primecell";
307724ba675SRob Herring			reg = <0x30087000 0x1000>;
308724ba675SRob Herring			clocks = <&clks IMX7D_MAIN_AXI_ROOT_CLK>;
309724ba675SRob Herring			clock-names = "apb_pclk";
310724ba675SRob Herring
311724ba675SRob Herring			in-ports {
312724ba675SRob Herring				port {
313724ba675SRob Herring					tpiu_in_port: endpoint {
314724ba675SRob Herring						remote-endpoint = <&replicator_out_port0>;
315724ba675SRob Herring					};
316724ba675SRob Herring				};
317724ba675SRob Herring			};
318724ba675SRob Herring		};
319724ba675SRob Herring
320724ba675SRob Herring		intc: interrupt-controller@31001000 {
321724ba675SRob Herring			compatible = "arm,cortex-a7-gic";
322724ba675SRob Herring			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>;
323724ba675SRob Herring			#interrupt-cells = <3>;
324724ba675SRob Herring			interrupt-controller;
325724ba675SRob Herring			interrupt-parent = <&intc>;
326724ba675SRob Herring			reg = <0x31001000 0x1000>,
327724ba675SRob Herring			      <0x31002000 0x2000>,
328724ba675SRob Herring			      <0x31004000 0x2000>,
329724ba675SRob Herring			      <0x31006000 0x2000>;
330724ba675SRob Herring		};
331724ba675SRob Herring
332724ba675SRob Herring		aips1: bus@30000000 {
333724ba675SRob Herring			compatible = "fsl,aips-bus", "simple-bus";
334724ba675SRob Herring			#address-cells = <1>;
335724ba675SRob Herring			#size-cells = <1>;
336724ba675SRob Herring			reg = <0x30000000 0x400000>;
337724ba675SRob Herring			ranges;
338724ba675SRob Herring
339724ba675SRob Herring			gpio1: gpio@30200000 {
340724ba675SRob Herring				compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
341724ba675SRob Herring				reg = <0x30200000 0x10000>;
342724ba675SRob Herring				interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, /* GPIO1_INT15_0 */
343724ba675SRob Herring					     <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; /* GPIO1_INT31_16 */
344724ba675SRob Herring				gpio-controller;
345724ba675SRob Herring				#gpio-cells = <2>;
346724ba675SRob Herring				interrupt-controller;
347724ba675SRob Herring				#interrupt-cells = <2>;
348724ba675SRob Herring				gpio-ranges = <&iomuxc_lpsr 0 0 8>, <&iomuxc 8 5 8>;
349724ba675SRob Herring			};
350724ba675SRob Herring
351724ba675SRob Herring			gpio2: gpio@30210000 {
352724ba675SRob Herring				compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
353724ba675SRob Herring				reg = <0x30210000 0x10000>;
354724ba675SRob Herring				interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
355724ba675SRob Herring					     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
356724ba675SRob Herring				gpio-controller;
357724ba675SRob Herring				#gpio-cells = <2>;
358724ba675SRob Herring				interrupt-controller;
359724ba675SRob Herring				#interrupt-cells = <2>;
360724ba675SRob Herring				gpio-ranges = <&iomuxc 0 13 32>;
361724ba675SRob Herring			};
362724ba675SRob Herring
363724ba675SRob Herring			gpio3: gpio@30220000 {
364724ba675SRob Herring				compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
365724ba675SRob Herring				reg = <0x30220000 0x10000>;
366724ba675SRob Herring				interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
367724ba675SRob Herring					     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
368724ba675SRob Herring				gpio-controller;
369724ba675SRob Herring				#gpio-cells = <2>;
370724ba675SRob Herring				interrupt-controller;
371724ba675SRob Herring				#interrupt-cells = <2>;
372724ba675SRob Herring				gpio-ranges = <&iomuxc 0 45 29>;
373724ba675SRob Herring			};
374724ba675SRob Herring
375724ba675SRob Herring			gpio4: gpio@30230000 {
376724ba675SRob Herring				compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
377724ba675SRob Herring				reg = <0x30230000 0x10000>;
378724ba675SRob Herring				interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
379724ba675SRob Herring					     <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
380724ba675SRob Herring				gpio-controller;
381724ba675SRob Herring				#gpio-cells = <2>;
382724ba675SRob Herring				interrupt-controller;
383724ba675SRob Herring				#interrupt-cells = <2>;
384724ba675SRob Herring				gpio-ranges = <&iomuxc 0 74 24>;
385724ba675SRob Herring			};
386724ba675SRob Herring
387724ba675SRob Herring			gpio5: gpio@30240000 {
388724ba675SRob Herring				compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
389724ba675SRob Herring				reg = <0x30240000 0x10000>;
390724ba675SRob Herring				interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
391724ba675SRob Herring					     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
392724ba675SRob Herring				gpio-controller;
393724ba675SRob Herring				#gpio-cells = <2>;
394724ba675SRob Herring				interrupt-controller;
395724ba675SRob Herring				#interrupt-cells = <2>;
396724ba675SRob Herring				gpio-ranges = <&iomuxc 0 98 18>;
397724ba675SRob Herring			};
398724ba675SRob Herring
399724ba675SRob Herring			gpio6: gpio@30250000 {
400724ba675SRob Herring				compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
401724ba675SRob Herring				reg = <0x30250000 0x10000>;
402724ba675SRob Herring				interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
403724ba675SRob Herring					     <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
404724ba675SRob Herring				gpio-controller;
405724ba675SRob Herring				#gpio-cells = <2>;
406724ba675SRob Herring				interrupt-controller;
407724ba675SRob Herring				#interrupt-cells = <2>;
408724ba675SRob Herring				gpio-ranges = <&iomuxc 0 116 23>;
409724ba675SRob Herring			};
410724ba675SRob Herring
411724ba675SRob Herring			gpio7: gpio@30260000 {
412724ba675SRob Herring				compatible = "fsl,imx7d-gpio", "fsl,imx35-gpio";
413724ba675SRob Herring				reg = <0x30260000 0x10000>;
414724ba675SRob Herring				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
415724ba675SRob Herring					     <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
416724ba675SRob Herring				gpio-controller;
417724ba675SRob Herring				#gpio-cells = <2>;
418724ba675SRob Herring				interrupt-controller;
419724ba675SRob Herring				#interrupt-cells = <2>;
420724ba675SRob Herring				gpio-ranges = <&iomuxc 0 139 16>;
421724ba675SRob Herring			};
422724ba675SRob Herring
423724ba675SRob Herring			wdog1: watchdog@30280000 {
424724ba675SRob Herring				compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt";
425724ba675SRob Herring				reg = <0x30280000 0x10000>;
426724ba675SRob Herring				interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
427724ba675SRob Herring				clocks = <&clks IMX7D_WDOG1_ROOT_CLK>;
428724ba675SRob Herring			};
429724ba675SRob Herring
430724ba675SRob Herring			wdog2: watchdog@30290000 {
431724ba675SRob Herring				compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt";
432724ba675SRob Herring				reg = <0x30290000 0x10000>;
433724ba675SRob Herring				interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
434724ba675SRob Herring				clocks = <&clks IMX7D_WDOG2_ROOT_CLK>;
435724ba675SRob Herring				status = "disabled";
436724ba675SRob Herring			};
437724ba675SRob Herring
438724ba675SRob Herring			wdog3: watchdog@302a0000 {
439724ba675SRob Herring				compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt";
440724ba675SRob Herring				reg = <0x302a0000 0x10000>;
441724ba675SRob Herring				interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
442724ba675SRob Herring				clocks = <&clks IMX7D_WDOG3_ROOT_CLK>;
443724ba675SRob Herring				status = "disabled";
444724ba675SRob Herring			};
445724ba675SRob Herring
446724ba675SRob Herring			wdog4: watchdog@302b0000 {
447724ba675SRob Herring				compatible = "fsl,imx7d-wdt", "fsl,imx21-wdt";
448724ba675SRob Herring				reg = <0x302b0000 0x10000>;
449724ba675SRob Herring				interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
450724ba675SRob Herring				clocks = <&clks IMX7D_WDOG4_ROOT_CLK>;
451724ba675SRob Herring				status = "disabled";
452724ba675SRob Herring			};
453724ba675SRob Herring
454724ba675SRob Herring			iomuxc_lpsr: pinctrl@302c0000 {
455724ba675SRob Herring				compatible = "fsl,imx7d-iomuxc-lpsr";
456724ba675SRob Herring				reg = <0x302c0000 0x10000>;
457724ba675SRob Herring				fsl,input-sel = <&iomuxc>;
458724ba675SRob Herring			};
459724ba675SRob Herring
460724ba675SRob Herring			gpt1: timer@302d0000 {
4615af668cdSPhilipp Zabel				compatible = "fsl,imx7d-gpt", "fsl,imx6dl-gpt";
462724ba675SRob Herring				reg = <0x302d0000 0x10000>;
463724ba675SRob Herring				interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
464724ba675SRob Herring				clocks = <&clks IMX7D_GPT1_ROOT_CLK>,
465724ba675SRob Herring					 <&clks IMX7D_GPT1_ROOT_CLK>;
466724ba675SRob Herring				clock-names = "ipg", "per";
467724ba675SRob Herring			};
468724ba675SRob Herring
469724ba675SRob Herring			gpt2: timer@302e0000 {
4705af668cdSPhilipp Zabel				compatible = "fsl,imx7d-gpt", "fsl,imx6dl-gpt";
471724ba675SRob Herring				reg = <0x302e0000 0x10000>;
472724ba675SRob Herring				interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
473724ba675SRob Herring				clocks = <&clks IMX7D_GPT2_ROOT_CLK>,
474724ba675SRob Herring					 <&clks IMX7D_GPT2_ROOT_CLK>;
475724ba675SRob Herring				clock-names = "ipg", "per";
476724ba675SRob Herring				status = "disabled";
477724ba675SRob Herring			};
478724ba675SRob Herring
479724ba675SRob Herring			gpt3: timer@302f0000 {
4805af668cdSPhilipp Zabel				compatible = "fsl,imx7d-gpt", "fsl,imx6dl-gpt";
481724ba675SRob Herring				reg = <0x302f0000 0x10000>;
482724ba675SRob Herring				interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
483724ba675SRob Herring				clocks = <&clks IMX7D_GPT3_ROOT_CLK>,
484724ba675SRob Herring					 <&clks IMX7D_GPT3_ROOT_CLK>;
485724ba675SRob Herring				clock-names = "ipg", "per";
486724ba675SRob Herring				status = "disabled";
487724ba675SRob Herring			};
488724ba675SRob Herring
489724ba675SRob Herring			gpt4: timer@30300000 {
4905af668cdSPhilipp Zabel				compatible = "fsl,imx7d-gpt", "fsl,imx6dl-gpt";
491724ba675SRob Herring				reg = <0x30300000 0x10000>;
492724ba675SRob Herring				interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
493724ba675SRob Herring				clocks = <&clks IMX7D_GPT4_ROOT_CLK>,
494724ba675SRob Herring					 <&clks IMX7D_GPT4_ROOT_CLK>;
495724ba675SRob Herring				clock-names = "ipg", "per";
496724ba675SRob Herring				status = "disabled";
497724ba675SRob Herring			};
498724ba675SRob Herring
499724ba675SRob Herring			kpp: keypad@30320000 {
500724ba675SRob Herring				compatible = "fsl,imx7d-kpp", "fsl,imx21-kpp";
501724ba675SRob Herring				reg = <0x30320000 0x10000>;
502724ba675SRob Herring				interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
503724ba675SRob Herring				clocks = <&clks IMX7D_KPP_ROOT_CLK>;
504724ba675SRob Herring				status = "disabled";
505724ba675SRob Herring			};
506724ba675SRob Herring
507724ba675SRob Herring			iomuxc: pinctrl@30330000 {
508724ba675SRob Herring				compatible = "fsl,imx7d-iomuxc";
509724ba675SRob Herring				reg = <0x30330000 0x10000>;
510724ba675SRob Herring			};
511724ba675SRob Herring
512724ba675SRob Herring			gpr: iomuxc-gpr@30340000 {
513724ba675SRob Herring				compatible = "fsl,imx7d-iomuxc-gpr",
514724ba675SRob Herring					"fsl,imx6q-iomuxc-gpr", "syscon",
515724ba675SRob Herring					"simple-mfd";
516724ba675SRob Herring				reg = <0x30340000 0x10000>;
517724ba675SRob Herring
518724ba675SRob Herring				mux: mux-controller {
519724ba675SRob Herring					compatible = "mmio-mux";
520724ba675SRob Herring					#mux-control-cells = <1>;
521724ba675SRob Herring					mux-reg-masks = <0x14 0x00000010>;
522724ba675SRob Herring				};
523724ba675SRob Herring
524724ba675SRob Herring				video_mux: csi-mux {
525724ba675SRob Herring					compatible = "video-mux";
526724ba675SRob Herring					mux-controls = <&mux 0>;
527724ba675SRob Herring					#address-cells = <1>;
528724ba675SRob Herring					#size-cells = <0>;
529724ba675SRob Herring					status = "disabled";
530724ba675SRob Herring
531724ba675SRob Herring					port@0 {
532724ba675SRob Herring						reg = <0>;
533724ba675SRob Herring					};
534724ba675SRob Herring
535724ba675SRob Herring					port@1 {
536724ba675SRob Herring						reg = <1>;
537724ba675SRob Herring
538724ba675SRob Herring						csi_mux_from_mipi_vc0: endpoint {
539724ba675SRob Herring							remote-endpoint = <&mipi_vc0_to_csi_mux>;
540724ba675SRob Herring						};
541724ba675SRob Herring					};
542724ba675SRob Herring
543724ba675SRob Herring					port@2 {
544724ba675SRob Herring						reg = <2>;
545724ba675SRob Herring
546724ba675SRob Herring						csi_mux_to_csi: endpoint {
547724ba675SRob Herring							remote-endpoint = <&csi_from_csi_mux>;
548724ba675SRob Herring						};
549724ba675SRob Herring					};
550724ba675SRob Herring				};
551724ba675SRob Herring			};
552724ba675SRob Herring
553724ba675SRob Herring			ocotp: efuse@30350000 {
554724ba675SRob Herring				#address-cells = <1>;
555724ba675SRob Herring				#size-cells = <1>;
556724ba675SRob Herring				compatible = "fsl,imx7d-ocotp", "syscon";
557724ba675SRob Herring				reg = <0x30350000 0x10000>;
558724ba675SRob Herring				clocks = <&clks IMX7D_OCOTP_CLK>;
559724ba675SRob Herring
560724ba675SRob Herring				tempmon_calib: calib@3c {
561724ba675SRob Herring					reg = <0x3c 0x4>;
562724ba675SRob Herring				};
563724ba675SRob Herring
564724ba675SRob Herring				fuse_grade: fuse-grade@10 {
565724ba675SRob Herring					reg = <0x10 0x4>;
566724ba675SRob Herring				};
567724ba675SRob Herring			};
568724ba675SRob Herring
569724ba675SRob Herring			anatop: anatop@30360000 {
570724ba675SRob Herring				compatible = "fsl,imx7d-anatop", "fsl,imx6q-anatop",
571724ba675SRob Herring					"syscon", "simple-mfd";
572724ba675SRob Herring				reg = <0x30360000 0x10000>;
573724ba675SRob Herring				interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
574724ba675SRob Herring					<GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
575724ba675SRob Herring
576724ba675SRob Herring				reg_1p0d: regulator-vdd1p0d {
577724ba675SRob Herring					compatible = "fsl,anatop-regulator";
578724ba675SRob Herring					regulator-name = "vdd1p0d";
579724ba675SRob Herring					regulator-min-microvolt = <800000>;
580724ba675SRob Herring					regulator-max-microvolt = <1200000>;
581724ba675SRob Herring					anatop-reg-offset = <0x210>;
582724ba675SRob Herring					anatop-vol-bit-shift = <8>;
583724ba675SRob Herring					anatop-vol-bit-width = <5>;
584724ba675SRob Herring					anatop-min-bit-val = <8>;
585724ba675SRob Herring					anatop-min-voltage = <800000>;
586724ba675SRob Herring					anatop-max-voltage = <1200000>;
587724ba675SRob Herring					anatop-enable-bit = <0>;
588724ba675SRob Herring				};
589724ba675SRob Herring
590724ba675SRob Herring				reg_1p2: regulator-vdd1p2 {
591724ba675SRob Herring					compatible = "fsl,anatop-regulator";
592724ba675SRob Herring					regulator-name = "vdd1p2";
593724ba675SRob Herring					regulator-min-microvolt = <1100000>;
594724ba675SRob Herring					regulator-max-microvolt = <1300000>;
595724ba675SRob Herring					anatop-reg-offset = <0x220>;
596724ba675SRob Herring					anatop-vol-bit-shift = <8>;
597724ba675SRob Herring					anatop-vol-bit-width = <5>;
598724ba675SRob Herring					anatop-min-bit-val = <0x14>;
599724ba675SRob Herring					anatop-min-voltage = <1100000>;
600724ba675SRob Herring					anatop-max-voltage = <1300000>;
601724ba675SRob Herring					anatop-enable-bit = <0>;
602724ba675SRob Herring				};
603724ba675SRob Herring
604724ba675SRob Herring				tempmon: tempmon {
605724ba675SRob Herring					compatible = "fsl,imx7d-tempmon";
606724ba675SRob Herring					interrupt-parent = <&gpc>;
607724ba675SRob Herring					interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
608724ba675SRob Herring					fsl,tempmon = <&anatop>;
609724ba675SRob Herring					nvmem-cells = <&tempmon_calib>,	<&fuse_grade>;
610724ba675SRob Herring					nvmem-cell-names = "calib", "temp_grade";
611724ba675SRob Herring					clocks = <&clks IMX7D_PLL_SYS_MAIN_CLK>;
612724ba675SRob Herring				};
613724ba675SRob Herring			};
614724ba675SRob Herring
615724ba675SRob Herring			snvs: snvs@30370000 {
616724ba675SRob Herring				compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
617724ba675SRob Herring				reg = <0x30370000 0x10000>;
618724ba675SRob Herring
619724ba675SRob Herring				snvs_rtc: snvs-rtc-lp {
620724ba675SRob Herring					compatible = "fsl,sec-v4.0-mon-rtc-lp";
621724ba675SRob Herring					regmap = <&snvs>;
622724ba675SRob Herring					offset = <0x34>;
623724ba675SRob Herring					interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
624724ba675SRob Herring						     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
625724ba675SRob Herring					clocks = <&clks IMX7D_SNVS_CLK>;
626724ba675SRob Herring					clock-names = "snvs-rtc";
627724ba675SRob Herring				};
628724ba675SRob Herring
629724ba675SRob Herring				snvs_pwrkey: snvs-powerkey {
630724ba675SRob Herring					compatible = "fsl,sec-v4.0-pwrkey";
631724ba675SRob Herring					regmap = <&snvs>;
632724ba675SRob Herring					interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
633724ba675SRob Herring					clocks = <&clks IMX7D_SNVS_CLK>;
634724ba675SRob Herring					clock-names = "snvs-pwrkey";
635724ba675SRob Herring					linux,keycode = <KEY_POWER>;
636724ba675SRob Herring					wakeup-source;
637724ba675SRob Herring					status = "disabled";
638724ba675SRob Herring				};
639724ba675SRob Herring			};
640724ba675SRob Herring
641724ba675SRob Herring			clks: clock-controller@30380000 {
642724ba675SRob Herring				compatible = "fsl,imx7d-ccm";
643724ba675SRob Herring				reg = <0x30380000 0x10000>;
644724ba675SRob Herring				interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
645724ba675SRob Herring					     <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
646724ba675SRob Herring				#clock-cells = <1>;
647724ba675SRob Herring				clocks = <&ckil>, <&osc>;
648724ba675SRob Herring				clock-names = "ckil", "osc";
649724ba675SRob Herring			};
650724ba675SRob Herring
651724ba675SRob Herring			src: reset-controller@30390000 {
652724ba675SRob Herring				compatible = "fsl,imx7d-src", "syscon";
653724ba675SRob Herring				reg = <0x30390000 0x10000>;
654724ba675SRob Herring				interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
655724ba675SRob Herring				#reset-cells = <1>;
656724ba675SRob Herring			};
657724ba675SRob Herring
658724ba675SRob Herring			gpc: gpc@303a0000 {
659724ba675SRob Herring				compatible = "fsl,imx7d-gpc";
660724ba675SRob Herring				reg = <0x303a0000 0x10000>;
661724ba675SRob Herring				interrupt-controller;
662724ba675SRob Herring				interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
663724ba675SRob Herring				#interrupt-cells = <3>;
664724ba675SRob Herring				interrupt-parent = <&intc>;
665724ba675SRob Herring				#power-domain-cells = <1>;
666724ba675SRob Herring
667724ba675SRob Herring				pgc {
668724ba675SRob Herring					#address-cells = <1>;
669724ba675SRob Herring					#size-cells = <0>;
670724ba675SRob Herring
671724ba675SRob Herring					pgc_mipi_phy: power-domain@0 {
672724ba675SRob Herring						#power-domain-cells = <0>;
673724ba675SRob Herring						reg = <0>;
674724ba675SRob Herring						power-supply = <&reg_1p0d>;
675724ba675SRob Herring					};
676724ba675SRob Herring
677724ba675SRob Herring					pgc_pcie_phy: power-domain@1 {
678724ba675SRob Herring						#power-domain-cells = <0>;
679724ba675SRob Herring						reg = <1>;
680724ba675SRob Herring						power-supply = <&reg_1p0d>;
681724ba675SRob Herring					};
682724ba675SRob Herring
683724ba675SRob Herring					pgc_hsic_phy: power-domain@2 {
684724ba675SRob Herring						#power-domain-cells = <0>;
685724ba675SRob Herring						reg = <2>;
686724ba675SRob Herring						power-supply = <&reg_1p2>;
687724ba675SRob Herring					};
688724ba675SRob Herring				};
689724ba675SRob Herring			};
690724ba675SRob Herring		};
691724ba675SRob Herring
692724ba675SRob Herring		aips2: bus@30400000 {
693724ba675SRob Herring			compatible = "fsl,aips-bus", "simple-bus";
694724ba675SRob Herring			#address-cells = <1>;
695724ba675SRob Herring			#size-cells = <1>;
696724ba675SRob Herring			reg = <0x30400000 0x400000>;
697724ba675SRob Herring			ranges;
698724ba675SRob Herring
699724ba675SRob Herring			adc1: adc@30610000 {
700724ba675SRob Herring				compatible = "fsl,imx7d-adc";
701724ba675SRob Herring				reg = <0x30610000 0x10000>;
702724ba675SRob Herring				interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
703724ba675SRob Herring				clocks = <&clks IMX7D_ADC_ROOT_CLK>;
704724ba675SRob Herring				clock-names = "adc";
705724ba675SRob Herring				#io-channel-cells = <1>;
706724ba675SRob Herring				status = "disabled";
707724ba675SRob Herring			};
708724ba675SRob Herring
709724ba675SRob Herring			adc2: adc@30620000 {
710724ba675SRob Herring				compatible = "fsl,imx7d-adc";
711724ba675SRob Herring				reg = <0x30620000 0x10000>;
712724ba675SRob Herring				interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
713724ba675SRob Herring				clocks = <&clks IMX7D_ADC_ROOT_CLK>;
714724ba675SRob Herring				clock-names = "adc";
715724ba675SRob Herring				#io-channel-cells = <1>;
716724ba675SRob Herring				status = "disabled";
717724ba675SRob Herring			};
718724ba675SRob Herring
719724ba675SRob Herring			ecspi4: spi@30630000 {
720724ba675SRob Herring				#address-cells = <1>;
721724ba675SRob Herring				#size-cells = <0>;
722724ba675SRob Herring				compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi";
723724ba675SRob Herring				reg = <0x30630000 0x10000>;
724724ba675SRob Herring				interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
725724ba675SRob Herring				clocks = <&clks IMX7D_ECSPI4_ROOT_CLK>,
726724ba675SRob Herring					<&clks IMX7D_ECSPI4_ROOT_CLK>;
727724ba675SRob Herring				clock-names = "ipg", "per";
728724ba675SRob Herring				status = "disabled";
729724ba675SRob Herring			};
730724ba675SRob Herring
731724ba675SRob Herring			ftm1: pwm@30640000 {
732724ba675SRob Herring				compatible = "fsl,vf610-ftm-pwm";
733724ba675SRob Herring				reg = <0x30640000 0x10000>;
734724ba675SRob Herring				#pwm-cells = <3>;
735724ba675SRob Herring				interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
736724ba675SRob Herring				clock-names = "ftm_sys", "ftm_ext",
737724ba675SRob Herring				"ftm_fix", "ftm_cnt_clk_en";
738724ba675SRob Herring				clocks = <&clks IMX7D_FLEXTIMER1_ROOT_CLK>,
739724ba675SRob Herring					<&clks IMX7D_FLEXTIMER1_ROOT_CLK>,
740724ba675SRob Herring					<&clks IMX7D_FLEXTIMER1_ROOT_CLK>,
741724ba675SRob Herring					<&clks IMX7D_FLEXTIMER1_ROOT_CLK>;
742724ba675SRob Herring				status = "disabled";
743724ba675SRob Herring			};
744724ba675SRob Herring
745724ba675SRob Herring			ftm2: pwm@30650000 {
746724ba675SRob Herring				compatible = "fsl,vf610-ftm-pwm";
747724ba675SRob Herring				reg = <0x30650000 0x10000>;
748724ba675SRob Herring				#pwm-cells = <3>;
749724ba675SRob Herring				interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
750724ba675SRob Herring				clock-names = "ftm_sys", "ftm_ext",
751724ba675SRob Herring				"ftm_fix", "ftm_cnt_clk_en";
752724ba675SRob Herring				clocks = <&clks IMX7D_FLEXTIMER2_ROOT_CLK>,
753724ba675SRob Herring					<&clks IMX7D_FLEXTIMER2_ROOT_CLK>,
754724ba675SRob Herring					<&clks IMX7D_FLEXTIMER2_ROOT_CLK>,
755724ba675SRob Herring					<&clks IMX7D_FLEXTIMER2_ROOT_CLK>;
756724ba675SRob Herring				status = "disabled";
757724ba675SRob Herring			};
758724ba675SRob Herring
759724ba675SRob Herring			pwm1: pwm@30660000 {
760724ba675SRob Herring				compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm";
761724ba675SRob Herring				reg = <0x30660000 0x10000>;
762724ba675SRob Herring				interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
763724ba675SRob Herring				clocks = <&clks IMX7D_PWM1_ROOT_CLK>,
764724ba675SRob Herring					 <&clks IMX7D_PWM1_ROOT_CLK>;
765724ba675SRob Herring				clock-names = "ipg", "per";
766724ba675SRob Herring				#pwm-cells = <3>;
767724ba675SRob Herring				status = "disabled";
768724ba675SRob Herring			};
769724ba675SRob Herring
770724ba675SRob Herring			pwm2: pwm@30670000 {
771724ba675SRob Herring				compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm";
772724ba675SRob Herring				reg = <0x30670000 0x10000>;
773724ba675SRob Herring				interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
774724ba675SRob Herring				clocks = <&clks IMX7D_PWM2_ROOT_CLK>,
775724ba675SRob Herring					 <&clks IMX7D_PWM2_ROOT_CLK>;
776724ba675SRob Herring				clock-names = "ipg", "per";
777724ba675SRob Herring				#pwm-cells = <3>;
778724ba675SRob Herring				status = "disabled";
779724ba675SRob Herring			};
780724ba675SRob Herring
781724ba675SRob Herring			pwm3: pwm@30680000 {
782724ba675SRob Herring				compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm";
783724ba675SRob Herring				reg = <0x30680000 0x10000>;
784724ba675SRob Herring				interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
785724ba675SRob Herring				clocks = <&clks IMX7D_PWM3_ROOT_CLK>,
786724ba675SRob Herring					 <&clks IMX7D_PWM3_ROOT_CLK>;
787724ba675SRob Herring				clock-names = "ipg", "per";
788724ba675SRob Herring				#pwm-cells = <3>;
789724ba675SRob Herring				status = "disabled";
790724ba675SRob Herring			};
791724ba675SRob Herring
792724ba675SRob Herring			pwm4: pwm@30690000 {
793724ba675SRob Herring				compatible = "fsl,imx7d-pwm", "fsl,imx27-pwm";
794724ba675SRob Herring				reg = <0x30690000 0x10000>;
795724ba675SRob Herring				interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
796724ba675SRob Herring				clocks = <&clks IMX7D_PWM4_ROOT_CLK>,
797724ba675SRob Herring					 <&clks IMX7D_PWM4_ROOT_CLK>;
798724ba675SRob Herring				clock-names = "ipg", "per";
799724ba675SRob Herring				#pwm-cells = <3>;
800724ba675SRob Herring				status = "disabled";
801724ba675SRob Herring			};
802724ba675SRob Herring
803724ba675SRob Herring			csi: csi@30710000 {
804724ba675SRob Herring				compatible = "fsl,imx7-csi";
805724ba675SRob Herring				reg = <0x30710000 0x10000>;
806724ba675SRob Herring				interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
807724ba675SRob Herring				clocks = <&clks IMX7D_CLK_DUMMY>,
808724ba675SRob Herring					 <&clks IMX7D_CSI_MCLK_ROOT_CLK>,
809724ba675SRob Herring					 <&clks IMX7D_CLK_DUMMY>;
810724ba675SRob Herring				clock-names = "axi", "mclk", "dcic";
811724ba675SRob Herring				status = "disabled";
812724ba675SRob Herring
813724ba675SRob Herring				port {
814724ba675SRob Herring					csi_from_csi_mux: endpoint {
815724ba675SRob Herring						remote-endpoint = <&csi_mux_to_csi>;
816724ba675SRob Herring					};
817724ba675SRob Herring				};
818724ba675SRob Herring			};
819724ba675SRob Herring
820724ba675SRob Herring			lcdif: lcdif@30730000 {
821aeefe740SAlexander Stein				compatible = "fsl,imx7d-lcdif", "fsl,imx6sx-lcdif";
822724ba675SRob Herring				reg = <0x30730000 0x10000>;
823724ba675SRob Herring				interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
824724ba675SRob Herring				clocks = <&clks IMX7D_LCDIF_PIXEL_ROOT_CLK>,
825724ba675SRob Herring					<&clks IMX7D_LCDIF_PIXEL_ROOT_CLK>;
826724ba675SRob Herring				clock-names = "pix", "axi";
827724ba675SRob Herring				status = "disabled";
828724ba675SRob Herring			};
829724ba675SRob Herring
830724ba675SRob Herring			mipi_csi: mipi-csi@30750000 {
831724ba675SRob Herring				compatible = "fsl,imx7-mipi-csi2";
832724ba675SRob Herring				reg = <0x30750000 0x10000>;
833724ba675SRob Herring				interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
834724ba675SRob Herring				clocks = <&clks IMX7D_IPG_ROOT_CLK>,
835724ba675SRob Herring					 <&clks IMX7D_MIPI_CSI_ROOT_CLK>,
836724ba675SRob Herring					 <&clks IMX7D_MIPI_DPHY_ROOT_CLK>;
837724ba675SRob Herring				clock-names = "pclk", "wrap", "phy";
838724ba675SRob Herring				power-domains = <&pgc_mipi_phy>;
839724ba675SRob Herring				phy-supply = <&reg_1p0d>;
840724ba675SRob Herring				resets = <&src IMX7_RESET_MIPI_PHY_MRST>;
841724ba675SRob Herring				status = "disabled";
842724ba675SRob Herring
843724ba675SRob Herring				ports {
844724ba675SRob Herring					#address-cells = <1>;
845724ba675SRob Herring					#size-cells = <0>;
846724ba675SRob Herring
847724ba675SRob Herring					port@0 {
848724ba675SRob Herring						reg = <0>;
849724ba675SRob Herring					};
850724ba675SRob Herring
851724ba675SRob Herring					port@1 {
852724ba675SRob Herring						reg = <1>;
853724ba675SRob Herring
854724ba675SRob Herring						mipi_vc0_to_csi_mux: endpoint {
855724ba675SRob Herring							remote-endpoint = <&csi_mux_from_mipi_vc0>;
856724ba675SRob Herring						};
857724ba675SRob Herring					};
858724ba675SRob Herring				};
859724ba675SRob Herring			};
860724ba675SRob Herring		};
861724ba675SRob Herring
862724ba675SRob Herring		aips3: bus@30800000 {
863724ba675SRob Herring			compatible = "fsl,aips-bus", "simple-bus";
864724ba675SRob Herring			#address-cells = <1>;
865724ba675SRob Herring			#size-cells = <1>;
866724ba675SRob Herring			reg = <0x30800000 0x400000>;
867724ba675SRob Herring			ranges;
868724ba675SRob Herring
869724ba675SRob Herring			spba-bus@30800000 {
870724ba675SRob Herring				compatible = "fsl,spba-bus", "simple-bus";
871724ba675SRob Herring				#address-cells = <1>;
872724ba675SRob Herring				#size-cells = <1>;
873724ba675SRob Herring				reg = <0x30800000 0x100000>;
874724ba675SRob Herring				ranges;
875724ba675SRob Herring
876724ba675SRob Herring				ecspi1: spi@30820000 {
877724ba675SRob Herring					#address-cells = <1>;
878724ba675SRob Herring					#size-cells = <0>;
879724ba675SRob Herring					compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi";
880724ba675SRob Herring					reg = <0x30820000 0x10000>;
881724ba675SRob Herring					interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
882724ba675SRob Herring					clocks = <&clks IMX7D_ECSPI1_ROOT_CLK>,
883724ba675SRob Herring						<&clks IMX7D_ECSPI1_ROOT_CLK>;
884724ba675SRob Herring					clock-names = "ipg", "per";
885724ba675SRob Herring					status = "disabled";
886724ba675SRob Herring				};
887724ba675SRob Herring
888724ba675SRob Herring				ecspi2: spi@30830000 {
889724ba675SRob Herring					#address-cells = <1>;
890724ba675SRob Herring					#size-cells = <0>;
891724ba675SRob Herring					compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi";
892724ba675SRob Herring					reg = <0x30830000 0x10000>;
893724ba675SRob Herring					interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
894724ba675SRob Herring					clocks = <&clks IMX7D_ECSPI2_ROOT_CLK>,
895724ba675SRob Herring						<&clks IMX7D_ECSPI2_ROOT_CLK>;
896724ba675SRob Herring					clock-names = "ipg", "per";
897724ba675SRob Herring					status = "disabled";
898724ba675SRob Herring				};
899724ba675SRob Herring
900724ba675SRob Herring				ecspi3: spi@30840000 {
901724ba675SRob Herring					#address-cells = <1>;
902724ba675SRob Herring					#size-cells = <0>;
903724ba675SRob Herring					compatible = "fsl,imx7d-ecspi", "fsl,imx51-ecspi";
904724ba675SRob Herring					reg = <0x30840000 0x10000>;
905724ba675SRob Herring					interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
906724ba675SRob Herring					clocks = <&clks IMX7D_ECSPI3_ROOT_CLK>,
907724ba675SRob Herring						<&clks IMX7D_ECSPI3_ROOT_CLK>;
908724ba675SRob Herring					clock-names = "ipg", "per";
909724ba675SRob Herring					status = "disabled";
910724ba675SRob Herring				};
911724ba675SRob Herring
912724ba675SRob Herring				uart1: serial@30860000 {
913724ba675SRob Herring					compatible = "fsl,imx7d-uart",
914724ba675SRob Herring						     "fsl,imx6q-uart";
915724ba675SRob Herring					reg = <0x30860000 0x10000>;
916724ba675SRob Herring					interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
917724ba675SRob Herring					clocks = <&clks IMX7D_UART1_ROOT_CLK>,
918724ba675SRob Herring						<&clks IMX7D_UART1_ROOT_CLK>;
919724ba675SRob Herring					clock-names = "ipg", "per";
920724ba675SRob Herring					status = "disabled";
921724ba675SRob Herring				};
922724ba675SRob Herring
923724ba675SRob Herring				uart2: serial@30890000 {
924724ba675SRob Herring					compatible = "fsl,imx7d-uart",
925724ba675SRob Herring						     "fsl,imx6q-uart";
926724ba675SRob Herring					reg = <0x30890000 0x10000>;
927724ba675SRob Herring					interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
928724ba675SRob Herring					clocks = <&clks IMX7D_UART2_ROOT_CLK>,
929724ba675SRob Herring						<&clks IMX7D_UART2_ROOT_CLK>;
930724ba675SRob Herring					clock-names = "ipg", "per";
931724ba675SRob Herring					status = "disabled";
932724ba675SRob Herring				};
933724ba675SRob Herring
934724ba675SRob Herring				uart3: serial@30880000 {
935724ba675SRob Herring					compatible = "fsl,imx7d-uart",
936724ba675SRob Herring						     "fsl,imx6q-uart";
937724ba675SRob Herring					reg = <0x30880000 0x10000>;
938724ba675SRob Herring					interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
939724ba675SRob Herring					clocks = <&clks IMX7D_UART3_ROOT_CLK>,
940724ba675SRob Herring						<&clks IMX7D_UART3_ROOT_CLK>;
941724ba675SRob Herring					clock-names = "ipg", "per";
942724ba675SRob Herring					status = "disabled";
943724ba675SRob Herring				};
944724ba675SRob Herring
945724ba675SRob Herring				sai1: sai@308a0000 {
946724ba675SRob Herring					#sound-dai-cells = <0>;
947724ba675SRob Herring					compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai";
948724ba675SRob Herring					reg = <0x308a0000 0x10000>;
949724ba675SRob Herring					interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
950724ba675SRob Herring					clocks = <&clks IMX7D_SAI1_IPG_CLK>,
951724ba675SRob Herring						 <&clks IMX7D_SAI1_ROOT_CLK>,
952724ba675SRob Herring						 <&clks IMX7D_CLK_DUMMY>,
953724ba675SRob Herring						 <&clks IMX7D_CLK_DUMMY>;
954724ba675SRob Herring					clock-names = "bus", "mclk1", "mclk2", "mclk3";
955724ba675SRob Herring					dma-names = "rx", "tx";
956724ba675SRob Herring					dmas = <&sdma 8 24 0>, <&sdma 9 24 0>;
957724ba675SRob Herring					status = "disabled";
958724ba675SRob Herring				};
959724ba675SRob Herring
960724ba675SRob Herring				sai2: sai@308b0000 {
961724ba675SRob Herring					#sound-dai-cells = <0>;
962724ba675SRob Herring					compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai";
963724ba675SRob Herring					reg = <0x308b0000 0x10000>;
964724ba675SRob Herring					interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
965724ba675SRob Herring					clocks = <&clks IMX7D_SAI2_IPG_CLK>,
966724ba675SRob Herring						 <&clks IMX7D_SAI2_ROOT_CLK>,
967724ba675SRob Herring						 <&clks IMX7D_CLK_DUMMY>,
968724ba675SRob Herring						 <&clks IMX7D_CLK_DUMMY>;
969724ba675SRob Herring					clock-names = "bus", "mclk1", "mclk2", "mclk3";
970724ba675SRob Herring					dma-names = "rx", "tx";
971724ba675SRob Herring					dmas = <&sdma 10 24 0>, <&sdma 11 24 0>;
972724ba675SRob Herring					status = "disabled";
973724ba675SRob Herring				};
974724ba675SRob Herring
975724ba675SRob Herring				sai3: sai@308c0000 {
976724ba675SRob Herring					#sound-dai-cells = <0>;
977724ba675SRob Herring					compatible = "fsl,imx7d-sai", "fsl,imx6sx-sai";
978724ba675SRob Herring					reg = <0x308c0000 0x10000>;
979724ba675SRob Herring					interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
980724ba675SRob Herring					clocks = <&clks IMX7D_SAI3_IPG_CLK>,
981724ba675SRob Herring						 <&clks IMX7D_SAI3_ROOT_CLK>,
982724ba675SRob Herring						 <&clks IMX7D_CLK_DUMMY>,
983724ba675SRob Herring						 <&clks IMX7D_CLK_DUMMY>;
984724ba675SRob Herring					clock-names = "bus", "mclk1", "mclk2", "mclk3";
985724ba675SRob Herring					dma-names = "rx", "tx";
986724ba675SRob Herring					dmas = <&sdma 12 24 0>, <&sdma 13 24 0>;
987724ba675SRob Herring					status = "disabled";
988724ba675SRob Herring				};
989724ba675SRob Herring			};
990724ba675SRob Herring
991724ba675SRob Herring			crypto: crypto@30900000 {
992724ba675SRob Herring				compatible = "fsl,sec-v4.0";
993724ba675SRob Herring				#address-cells = <1>;
994724ba675SRob Herring				#size-cells = <1>;
995724ba675SRob Herring				reg = <0x30900000 0x40000>;
996724ba675SRob Herring				ranges = <0 0x30900000 0x40000>;
997724ba675SRob Herring				interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
998724ba675SRob Herring				clocks = <&clks IMX7D_CAAM_CLK>,
999724ba675SRob Herring					 <&clks IMX7D_AHB_CHANNEL_ROOT_CLK>;
1000724ba675SRob Herring				clock-names = "ipg", "aclk";
1001724ba675SRob Herring
1002724ba675SRob Herring				sec_jr0: jr@1000 {
1003724ba675SRob Herring					compatible = "fsl,sec-v4.0-job-ring";
1004724ba675SRob Herring					reg = <0x1000 0x1000>;
1005724ba675SRob Herring					interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
1006724ba675SRob Herring				};
1007724ba675SRob Herring
1008724ba675SRob Herring				sec_jr1: jr@2000 {
1009724ba675SRob Herring					compatible = "fsl,sec-v4.0-job-ring";
1010724ba675SRob Herring					reg = <0x2000 0x1000>;
1011724ba675SRob Herring					interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
1012724ba675SRob Herring				};
1013724ba675SRob Herring
1014724ba675SRob Herring				sec_jr2: jr@3000 {
1015724ba675SRob Herring					compatible = "fsl,sec-v4.0-job-ring";
1016724ba675SRob Herring					reg = <0x3000 0x1000>;
1017724ba675SRob Herring					interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
1018724ba675SRob Herring				};
1019724ba675SRob Herring			};
1020724ba675SRob Herring
1021724ba675SRob Herring			flexcan1: can@30a00000 {
1022724ba675SRob Herring				compatible = "fsl,imx7d-flexcan", "fsl,imx6q-flexcan";
1023724ba675SRob Herring				reg = <0x30a00000 0x10000>;
1024724ba675SRob Herring				interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
1025724ba675SRob Herring				clocks = <&clks IMX7D_CLK_DUMMY>,
1026724ba675SRob Herring					<&clks IMX7D_CAN1_ROOT_CLK>;
1027724ba675SRob Herring				clock-names = "ipg", "per";
1028724ba675SRob Herring				fsl,stop-mode = <&gpr 0x10 1>;
1029724ba675SRob Herring				status = "disabled";
1030724ba675SRob Herring			};
1031724ba675SRob Herring
1032724ba675SRob Herring			flexcan2: can@30a10000 {
1033724ba675SRob Herring				compatible = "fsl,imx7d-flexcan", "fsl,imx6q-flexcan";
1034724ba675SRob Herring				reg = <0x30a10000 0x10000>;
1035724ba675SRob Herring				interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
1036724ba675SRob Herring				clocks = <&clks IMX7D_CLK_DUMMY>,
1037724ba675SRob Herring					<&clks IMX7D_CAN2_ROOT_CLK>;
1038724ba675SRob Herring				clock-names = "ipg", "per";
1039724ba675SRob Herring				fsl,stop-mode = <&gpr 0x10 2>;
1040724ba675SRob Herring				status = "disabled";
1041724ba675SRob Herring			};
1042724ba675SRob Herring
1043724ba675SRob Herring			i2c1: i2c@30a20000 {
1044724ba675SRob Herring				#address-cells = <1>;
1045724ba675SRob Herring				#size-cells = <0>;
1046724ba675SRob Herring				compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c";
1047724ba675SRob Herring				reg = <0x30a20000 0x10000>;
1048724ba675SRob Herring				interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
1049724ba675SRob Herring				clocks = <&clks IMX7D_I2C1_ROOT_CLK>;
1050724ba675SRob Herring				status = "disabled";
1051724ba675SRob Herring			};
1052724ba675SRob Herring
1053724ba675SRob Herring			i2c2: i2c@30a30000 {
1054724ba675SRob Herring				#address-cells = <1>;
1055724ba675SRob Herring				#size-cells = <0>;
1056724ba675SRob Herring				compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c";
1057724ba675SRob Herring				reg = <0x30a30000 0x10000>;
1058724ba675SRob Herring				interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
1059724ba675SRob Herring				clocks = <&clks IMX7D_I2C2_ROOT_CLK>;
1060724ba675SRob Herring				status = "disabled";
1061724ba675SRob Herring			};
1062724ba675SRob Herring
1063724ba675SRob Herring			i2c3: i2c@30a40000 {
1064724ba675SRob Herring				#address-cells = <1>;
1065724ba675SRob Herring				#size-cells = <0>;
1066724ba675SRob Herring				compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c";
1067724ba675SRob Herring				reg = <0x30a40000 0x10000>;
1068724ba675SRob Herring				interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
1069724ba675SRob Herring				clocks = <&clks IMX7D_I2C3_ROOT_CLK>;
1070724ba675SRob Herring				status = "disabled";
1071724ba675SRob Herring			};
1072724ba675SRob Herring
1073724ba675SRob Herring			i2c4: i2c@30a50000 {
1074724ba675SRob Herring				#address-cells = <1>;
1075724ba675SRob Herring				#size-cells = <0>;
1076724ba675SRob Herring				compatible = "fsl,imx7d-i2c", "fsl,imx21-i2c";
1077724ba675SRob Herring				reg = <0x30a50000 0x10000>;
1078724ba675SRob Herring				interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
1079724ba675SRob Herring				clocks = <&clks IMX7D_I2C4_ROOT_CLK>;
1080724ba675SRob Herring				status = "disabled";
1081724ba675SRob Herring			};
1082724ba675SRob Herring
1083724ba675SRob Herring			uart4: serial@30a60000 {
1084724ba675SRob Herring				compatible = "fsl,imx7d-uart",
1085724ba675SRob Herring					     "fsl,imx6q-uart";
1086724ba675SRob Herring				reg = <0x30a60000 0x10000>;
1087724ba675SRob Herring				interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
1088724ba675SRob Herring				clocks = <&clks IMX7D_UART4_ROOT_CLK>,
1089724ba675SRob Herring					<&clks IMX7D_UART4_ROOT_CLK>;
1090724ba675SRob Herring				clock-names = "ipg", "per";
1091724ba675SRob Herring				status = "disabled";
1092724ba675SRob Herring			};
1093724ba675SRob Herring
1094724ba675SRob Herring			uart5: serial@30a70000 {
1095724ba675SRob Herring				compatible = "fsl,imx7d-uart",
1096724ba675SRob Herring					     "fsl,imx6q-uart";
1097724ba675SRob Herring				reg = <0x30a70000 0x10000>;
1098724ba675SRob Herring				interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
1099724ba675SRob Herring				clocks = <&clks IMX7D_UART5_ROOT_CLK>,
1100724ba675SRob Herring					<&clks IMX7D_UART5_ROOT_CLK>;
1101724ba675SRob Herring				clock-names = "ipg", "per";
1102724ba675SRob Herring				status = "disabled";
1103724ba675SRob Herring			};
1104724ba675SRob Herring
1105724ba675SRob Herring			uart6: serial@30a80000 {
1106724ba675SRob Herring				compatible = "fsl,imx7d-uart",
1107724ba675SRob Herring					     "fsl,imx6q-uart";
1108724ba675SRob Herring				reg = <0x30a80000 0x10000>;
1109724ba675SRob Herring				interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
1110724ba675SRob Herring				clocks = <&clks IMX7D_UART6_ROOT_CLK>,
1111724ba675SRob Herring					<&clks IMX7D_UART6_ROOT_CLK>;
1112724ba675SRob Herring				clock-names = "ipg", "per";
1113724ba675SRob Herring				status = "disabled";
1114724ba675SRob Herring			};
1115724ba675SRob Herring
1116724ba675SRob Herring			uart7: serial@30a90000 {
1117724ba675SRob Herring				compatible = "fsl,imx7d-uart",
1118724ba675SRob Herring					     "fsl,imx6q-uart";
1119724ba675SRob Herring				reg = <0x30a90000 0x10000>;
1120724ba675SRob Herring				interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
1121724ba675SRob Herring				clocks = <&clks IMX7D_UART7_ROOT_CLK>,
1122724ba675SRob Herring					<&clks IMX7D_UART7_ROOT_CLK>;
1123724ba675SRob Herring				clock-names = "ipg", "per";
1124724ba675SRob Herring				status = "disabled";
1125724ba675SRob Herring			};
1126724ba675SRob Herring
1127724ba675SRob Herring			mu0a: mailbox@30aa0000 {
1128724ba675SRob Herring				compatible = "fsl,imx7s-mu", "fsl,imx6sx-mu";
1129724ba675SRob Herring				reg = <0x30aa0000 0x10000>;
1130724ba675SRob Herring				interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
1131724ba675SRob Herring				clocks = <&clks IMX7D_MU_ROOT_CLK>;
1132724ba675SRob Herring				#mbox-cells = <2>;
1133724ba675SRob Herring				status = "disabled";
1134724ba675SRob Herring			};
1135724ba675SRob Herring
1136724ba675SRob Herring			mu0b: mailbox@30ab0000 {
1137724ba675SRob Herring				compatible = "fsl,imx7s-mu", "fsl,imx6sx-mu";
1138724ba675SRob Herring				reg = <0x30ab0000 0x10000>;
1139724ba675SRob Herring				interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
1140724ba675SRob Herring				clocks = <&clks IMX7D_MU_ROOT_CLK>;
1141724ba675SRob Herring				#mbox-cells = <2>;
1142724ba675SRob Herring				fsl,mu-side-b;
1143724ba675SRob Herring				status = "disabled";
1144724ba675SRob Herring			};
1145724ba675SRob Herring
1146724ba675SRob Herring			usbotg1: usb@30b10000 {
1147724ba675SRob Herring				compatible = "fsl,imx7d-usb", "fsl,imx27-usb";
1148724ba675SRob Herring				reg = <0x30b10000 0x200>;
1149724ba675SRob Herring				interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
1150724ba675SRob Herring				clocks = <&clks IMX7D_USB_CTRL_CLK>;
1151724ba675SRob Herring				fsl,usbphy = <&usbphynop1>;
1152724ba675SRob Herring				fsl,usbmisc = <&usbmisc1 0>;
1153724ba675SRob Herring				phy-clkgate-delay-us = <400>;
1154724ba675SRob Herring				status = "disabled";
1155724ba675SRob Herring			};
1156724ba675SRob Herring
1157724ba675SRob Herring			usbh: usb@30b30000 {
1158724ba675SRob Herring				compatible = "fsl,imx7d-usb", "fsl,imx27-usb";
1159724ba675SRob Herring				reg = <0x30b30000 0x200>;
1160724ba675SRob Herring				interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
1161724ba675SRob Herring				clocks = <&clks IMX7D_USB_CTRL_CLK>;
1162724ba675SRob Herring				fsl,usbphy = <&usbphynop3>;
1163724ba675SRob Herring				fsl,usbmisc = <&usbmisc3 0>;
1164724ba675SRob Herring				phy_type = "hsic";
1165724ba675SRob Herring				dr_mode = "host";
1166724ba675SRob Herring				phy-clkgate-delay-us = <400>;
1167724ba675SRob Herring				status = "disabled";
1168724ba675SRob Herring			};
1169724ba675SRob Herring
1170724ba675SRob Herring			usbmisc1: usbmisc@30b10200 {
1171724ba675SRob Herring				#index-cells = <1>;
1172724ba675SRob Herring				compatible = "fsl,imx7d-usbmisc", "fsl,imx6q-usbmisc";
1173724ba675SRob Herring				reg = <0x30b10200 0x200>;
1174724ba675SRob Herring			};
1175724ba675SRob Herring
1176724ba675SRob Herring			usbmisc3: usbmisc@30b30200 {
1177724ba675SRob Herring				#index-cells = <1>;
1178724ba675SRob Herring				compatible = "fsl,imx7d-usbmisc", "fsl,imx6q-usbmisc";
1179724ba675SRob Herring				reg = <0x30b30200 0x200>;
1180724ba675SRob Herring			};
1181724ba675SRob Herring
1182724ba675SRob Herring			usdhc1: mmc@30b40000 {
1183724ba675SRob Herring				compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc";
1184724ba675SRob Herring				reg = <0x30b40000 0x10000>;
1185724ba675SRob Herring				interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
1186724ba675SRob Herring				clocks = <&clks IMX7D_IPG_ROOT_CLK>,
1187724ba675SRob Herring					<&clks IMX7D_NAND_USDHC_BUS_ROOT_CLK>,
1188724ba675SRob Herring					<&clks IMX7D_USDHC1_ROOT_CLK>;
1189724ba675SRob Herring				clock-names = "ipg", "ahb", "per";
1190724ba675SRob Herring				bus-width = <4>;
1191be18293eSXiaolei Wang				fsl,tuning-step = <2>;
1192be18293eSXiaolei Wang				fsl,tuning-start-tap = <20>;
1193724ba675SRob Herring				status = "disabled";
1194724ba675SRob Herring			};
1195724ba675SRob Herring
1196724ba675SRob Herring			usdhc2: mmc@30b50000 {
1197724ba675SRob Herring				compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc";
1198724ba675SRob Herring				reg = <0x30b50000 0x10000>;
1199724ba675SRob Herring				interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
1200724ba675SRob Herring				clocks = <&clks IMX7D_IPG_ROOT_CLK>,
1201724ba675SRob Herring					<&clks IMX7D_NAND_USDHC_BUS_ROOT_CLK>,
1202724ba675SRob Herring					<&clks IMX7D_USDHC2_ROOT_CLK>;
1203724ba675SRob Herring				clock-names = "ipg", "ahb", "per";
1204724ba675SRob Herring				bus-width = <4>;
1205be18293eSXiaolei Wang				fsl,tuning-step = <2>;
1206be18293eSXiaolei Wang				fsl,tuning-start-tap = <20>;
1207724ba675SRob Herring				status = "disabled";
1208724ba675SRob Herring			};
1209724ba675SRob Herring
1210724ba675SRob Herring			usdhc3: mmc@30b60000 {
1211724ba675SRob Herring				compatible = "fsl,imx7d-usdhc", "fsl,imx6sl-usdhc";
1212724ba675SRob Herring				reg = <0x30b60000 0x10000>;
1213724ba675SRob Herring				interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
1214724ba675SRob Herring				clocks = <&clks IMX7D_IPG_ROOT_CLK>,
1215724ba675SRob Herring					<&clks IMX7D_NAND_USDHC_BUS_ROOT_CLK>,
1216724ba675SRob Herring					<&clks IMX7D_USDHC3_ROOT_CLK>;
1217724ba675SRob Herring				clock-names = "ipg", "ahb", "per";
1218724ba675SRob Herring				bus-width = <4>;
1219be18293eSXiaolei Wang				fsl,tuning-step = <2>;
1220be18293eSXiaolei Wang				fsl,tuning-start-tap = <20>;
1221724ba675SRob Herring				status = "disabled";
1222724ba675SRob Herring			};
1223724ba675SRob Herring
1224724ba675SRob Herring			qspi: spi@30bb0000 {
1225724ba675SRob Herring				compatible = "fsl,imx7d-qspi";
1226724ba675SRob Herring				reg = <0x30bb0000 0x10000>, <0x60000000 0x10000000>;
1227724ba675SRob Herring				reg-names = "QuadSPI", "QuadSPI-memory";
1228724ba675SRob Herring				#address-cells = <1>;
1229724ba675SRob Herring				#size-cells = <0>;
1230724ba675SRob Herring				interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
1231724ba675SRob Herring				clocks = <&clks IMX7D_QSPI_ROOT_CLK>,
1232724ba675SRob Herring					<&clks IMX7D_QSPI_ROOT_CLK>;
1233724ba675SRob Herring				clock-names = "qspi_en", "qspi";
1234724ba675SRob Herring				status = "disabled";
1235724ba675SRob Herring			};
1236724ba675SRob Herring
1237724ba675SRob Herring			sdma: dma-controller@30bd0000 {
1238724ba675SRob Herring				compatible = "fsl,imx7d-sdma", "fsl,imx35-sdma";
1239724ba675SRob Herring				reg = <0x30bd0000 0x10000>;
1240724ba675SRob Herring				interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
1241724ba675SRob Herring				clocks = <&clks IMX7D_IPG_ROOT_CLK>,
1242724ba675SRob Herring					 <&clks IMX7D_SDMA_CORE_CLK>;
1243724ba675SRob Herring				clock-names = "ipg", "ahb";
1244724ba675SRob Herring				#dma-cells = <3>;
1245724ba675SRob Herring				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin";
1246724ba675SRob Herring			};
1247724ba675SRob Herring
1248724ba675SRob Herring			fec1: ethernet@30be0000 {
1249724ba675SRob Herring				compatible = "fsl,imx7d-fec", "fsl,imx6sx-fec";
1250724ba675SRob Herring				reg = <0x30be0000 0x10000>;
1251724ba675SRob Herring				interrupt-names = "int0", "int1", "int2", "pps";
1252724ba675SRob Herring				interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
1253724ba675SRob Herring					<GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
1254724ba675SRob Herring					<GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
1255724ba675SRob Herring					<GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
1256724ba675SRob Herring				clocks = <&clks IMX7D_ENET1_IPG_ROOT_CLK>,
1257724ba675SRob Herring					<&clks IMX7D_ENET_AXI_ROOT_CLK>,
1258724ba675SRob Herring					<&clks IMX7D_ENET1_TIME_ROOT_CLK>,
1259724ba675SRob Herring					<&clks IMX7D_PLL_ENET_MAIN_125M_CLK>,
1260724ba675SRob Herring					<&clks IMX7D_ENET_PHY_REF_ROOT_CLK>;
1261724ba675SRob Herring				clock-names = "ipg", "ahb", "ptp",
1262724ba675SRob Herring					"enet_clk_ref", "enet_out";
1263724ba675SRob Herring				fsl,num-tx-queues = <3>;
1264724ba675SRob Herring				fsl,num-rx-queues = <3>;
1265724ba675SRob Herring				fsl,stop-mode = <&gpr 0x10 3>;
1266724ba675SRob Herring				status = "disabled";
1267724ba675SRob Herring			};
1268724ba675SRob Herring		};
1269724ba675SRob Herring
1270724ba675SRob Herring		dma_apbh: dma-controller@33000000 {
1271724ba675SRob Herring			compatible = "fsl,imx7d-dma-apbh", "fsl,imx28-dma-apbh";
1272724ba675SRob Herring			reg = <0x33000000 0x2000>;
1273724ba675SRob Herring			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
1274724ba675SRob Herring				     <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
1275724ba675SRob Herring				     <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
1276724ba675SRob Herring				     <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
1277724ba675SRob Herring			#dma-cells = <1>;
1278724ba675SRob Herring			dma-channels = <4>;
1279724ba675SRob Herring			clocks = <&clks IMX7D_NAND_USDHC_BUS_RAWNAND_CLK>;
1280724ba675SRob Herring		};
1281724ba675SRob Herring
1282724ba675SRob Herring		gpmi: nand-controller@33002000 {
1283724ba675SRob Herring			compatible = "fsl,imx7d-gpmi-nand";
1284724ba675SRob Herring			#address-cells = <1>;
1285*401e139cSAlexander Stein			#size-cells = <0>;
1286724ba675SRob Herring			reg = <0x33002000 0x2000>, <0x33004000 0x4000>;
1287724ba675SRob Herring			reg-names = "gpmi-nand", "bch";
1288724ba675SRob Herring			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
1289724ba675SRob Herring			interrupt-names = "bch";
1290724ba675SRob Herring			clocks = <&clks IMX7D_NAND_RAWNAND_CLK>,
1291724ba675SRob Herring				<&clks IMX7D_NAND_USDHC_BUS_RAWNAND_CLK>;
1292724ba675SRob Herring			clock-names = "gpmi_io", "gpmi_bch_apb";
1293724ba675SRob Herring			dmas = <&dma_apbh 0>;
1294724ba675SRob Herring			dma-names = "rx-tx";
1295724ba675SRob Herring			status = "disabled";
1296724ba675SRob Herring			assigned-clocks = <&clks IMX7D_NAND_ROOT_SRC>;
1297724ba675SRob Herring			assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_500M_CLK>;
1298724ba675SRob Herring		};
1299724ba675SRob Herring	};
1300724ba675SRob Herring};
1301