xref: /openbmc/linux/arch/arm/boot/dts/nxp/imx/imx6ul-tx6ul.dtsi (revision 2612e3bbc0386368a850140a6c9b990cd496a5ec)
1*724ba675SRob Herring/*
2*724ba675SRob Herring * Copyright 2015 Lothar Waßmann <LW@KARO-electronics.de>
3*724ba675SRob Herring *
4*724ba675SRob Herring * This file is dual-licensed: you can use it either under the terms
5*724ba675SRob Herring * of the GPL or the X11 license, at your option. Note that this dual
6*724ba675SRob Herring * licensing only applies to this file, and not this project as a
7*724ba675SRob Herring * whole.
8*724ba675SRob Herring *
9*724ba675SRob Herring *  a) This file is free software; you can redistribute it and/or
10*724ba675SRob Herring *     modify it under the terms of the GNU General Public License
11*724ba675SRob Herring *     version 2 as published by the Free Software Foundation.
12*724ba675SRob Herring *
13*724ba675SRob Herring *     This file is distributed in the hope that it will be useful,
14*724ba675SRob Herring *     but WITHOUT ANY WARRANTY; without even the implied warranty of
15*724ba675SRob Herring *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*724ba675SRob Herring *     GNU General Public License for more details.
17*724ba675SRob Herring *
18*724ba675SRob Herring * Or, alternatively,
19*724ba675SRob Herring *
20*724ba675SRob Herring *  b) Permission is hereby granted, free of charge, to any person
21*724ba675SRob Herring *     obtaining a copy of this software and associated documentation
22*724ba675SRob Herring *     files (the "Software"), to deal in the Software without
23*724ba675SRob Herring *     restriction, including without limitation the rights to use,
24*724ba675SRob Herring *     copy, modify, merge, publish, distribute, sublicense, and/or
25*724ba675SRob Herring *     sell copies of the Software, and to permit persons to whom the
26*724ba675SRob Herring *     Software is furnished to do so, subject to the following
27*724ba675SRob Herring *     conditions:
28*724ba675SRob Herring *
29*724ba675SRob Herring *     The above copyright notice and this permission notice shall be
30*724ba675SRob Herring *     included in all copies or substantial portions of the Software.
31*724ba675SRob Herring *
32*724ba675SRob Herring *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
33*724ba675SRob Herring *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
34*724ba675SRob Herring *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
35*724ba675SRob Herring *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
36*724ba675SRob Herring *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
37*724ba675SRob Herring *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
38*724ba675SRob Herring *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
39*724ba675SRob Herring *     OTHER DEALINGS IN THE SOFTWARE.
40*724ba675SRob Herring */
41*724ba675SRob Herring
42*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
43*724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h>
44*724ba675SRob Herring#include <dt-bindings/pwm/pwm.h>
45*724ba675SRob Herring
46*724ba675SRob Herring/ {
47*724ba675SRob Herring	aliases {
48*724ba675SRob Herring		can0 = &can2;
49*724ba675SRob Herring		can1 = &can1;
50*724ba675SRob Herring		display = &display;
51*724ba675SRob Herring		i2c0 = &i2c2;
52*724ba675SRob Herring		i2c1 = &i2c_gpio;
53*724ba675SRob Herring		i2c2 = &i2c1;
54*724ba675SRob Herring		i2c3 = &i2c3;
55*724ba675SRob Herring		i2c4 = &i2c4;
56*724ba675SRob Herring		lcdif-23bit-pins-a = &pinctrl_disp0_1;
57*724ba675SRob Herring		lcdif-24bit-pins-a = &pinctrl_disp0_2;
58*724ba675SRob Herring		pwm0 = &pwm5;
59*724ba675SRob Herring		reg-can-xcvr = &reg_can_xcvr;
60*724ba675SRob Herring		serial2 = &uart5;
61*724ba675SRob Herring		serial4 = &uart3;
62*724ba675SRob Herring		spi0 = &ecspi2;
63*724ba675SRob Herring		spi1 = &spi_gpio;
64*724ba675SRob Herring		stk5led = &user_led;
65*724ba675SRob Herring		usbh1 = &usbotg2;
66*724ba675SRob Herring		usbotg = &usbotg1;
67*724ba675SRob Herring	};
68*724ba675SRob Herring
69*724ba675SRob Herring	chosen {
70*724ba675SRob Herring		stdout-path = &uart1;
71*724ba675SRob Herring	};
72*724ba675SRob Herring
73*724ba675SRob Herring	memory@80000000 {
74*724ba675SRob Herring		device_type = "memory";
75*724ba675SRob Herring		reg = <0x80000000 0>; /* will be filled by U-Boot */
76*724ba675SRob Herring	};
77*724ba675SRob Herring
78*724ba675SRob Herring	clocks {
79*724ba675SRob Herring		mclk: mclk {
80*724ba675SRob Herring			compatible = "fixed-clock";
81*724ba675SRob Herring			#clock-cells = <0>;
82*724ba675SRob Herring			clock-frequency = <26000000>;
83*724ba675SRob Herring		};
84*724ba675SRob Herring	};
85*724ba675SRob Herring
86*724ba675SRob Herring	backlight: backlight {
87*724ba675SRob Herring		compatible = "pwm-backlight";
88*724ba675SRob Herring		pinctrl-names = "default";
89*724ba675SRob Herring		pinctrl-0 = <&pinctrl_lcd_rst>;
90*724ba675SRob Herring		enable-gpios = <&gpio3 4 GPIO_ACTIVE_HIGH>;
91*724ba675SRob Herring		pwms = <&pwm5 0 500000 PWM_POLARITY_INVERTED>;
92*724ba675SRob Herring		power-supply = <&reg_lcd_pwr>;
93*724ba675SRob Herring		/*
94*724ba675SRob Herring		 * a poor man's way to create a 1:1 relationship between
95*724ba675SRob Herring		 * the PWM value and the actual duty cycle
96*724ba675SRob Herring		 */
97*724ba675SRob Herring		brightness-levels = < 0  1  2  3  4  5  6  7  8  9
98*724ba675SRob Herring				     10 11 12 13 14 15 16 17 18 19
99*724ba675SRob Herring				     20 21 22 23 24 25 26 27 28 29
100*724ba675SRob Herring				     30 31 32 33 34 35 36 37 38 39
101*724ba675SRob Herring				     40 41 42 43 44 45 46 47 48 49
102*724ba675SRob Herring				     50 51 52 53 54 55 56 57 58 59
103*724ba675SRob Herring				     60 61 62 63 64 65 66 67 68 69
104*724ba675SRob Herring				     70 71 72 73 74 75 76 77 78 79
105*724ba675SRob Herring				     80 81 82 83 84 85 86 87 88 89
106*724ba675SRob Herring				     90 91 92 93 94 95 96 97 98 99
107*724ba675SRob Herring				    100>;
108*724ba675SRob Herring		default-brightness-level = <50>;
109*724ba675SRob Herring	};
110*724ba675SRob Herring
111*724ba675SRob Herring	i2c_gpio: i2c-gpio {
112*724ba675SRob Herring		compatible = "i2c-gpio";
113*724ba675SRob Herring		#address-cells = <1>;
114*724ba675SRob Herring		#size-cells = <0>;
115*724ba675SRob Herring		pinctrl-names = "default";
116*724ba675SRob Herring		pinctrl-0 = <&pinctrl_i2c_gpio>;
117*724ba675SRob Herring		gpios = <
118*724ba675SRob Herring			&gpio5 1 GPIO_ACTIVE_HIGH /* SDA */
119*724ba675SRob Herring			&gpio5 0 GPIO_ACTIVE_HIGH /* SCL */
120*724ba675SRob Herring		>;
121*724ba675SRob Herring		clock-frequency = <400000>;
122*724ba675SRob Herring		status = "okay";
123*724ba675SRob Herring
124*724ba675SRob Herring		ds1339: rtc@68 {
125*724ba675SRob Herring			compatible = "dallas,ds1339";
126*724ba675SRob Herring			reg = <0x68>;
127*724ba675SRob Herring			status = "disabled";
128*724ba675SRob Herring		};
129*724ba675SRob Herring	};
130*724ba675SRob Herring
131*724ba675SRob Herring	leds {
132*724ba675SRob Herring		compatible = "gpio-leds";
133*724ba675SRob Herring
134*724ba675SRob Herring		user_led: led-user {
135*724ba675SRob Herring			label = "Heartbeat";
136*724ba675SRob Herring			pinctrl-names = "default";
137*724ba675SRob Herring			pinctrl-0 = <&pinctrl_led>;
138*724ba675SRob Herring			gpios = <&gpio5 9 GPIO_ACTIVE_HIGH>;
139*724ba675SRob Herring			linux,default-trigger = "heartbeat";
140*724ba675SRob Herring		};
141*724ba675SRob Herring	};
142*724ba675SRob Herring
143*724ba675SRob Herring	reg_3v3_etn: regulator-3v3etn {
144*724ba675SRob Herring		compatible = "regulator-fixed";
145*724ba675SRob Herring		regulator-name = "3V3_ETN";
146*724ba675SRob Herring		regulator-min-microvolt = <3300000>;
147*724ba675SRob Herring		regulator-max-microvolt = <3300000>;
148*724ba675SRob Herring		pinctrl-names = "default";
149*724ba675SRob Herring		pinctrl-0 = <&pinctrl_etnphy_power>;
150*724ba675SRob Herring		gpio = <&gpio5 7 GPIO_ACTIVE_HIGH>;
151*724ba675SRob Herring		enable-active-high;
152*724ba675SRob Herring	};
153*724ba675SRob Herring
154*724ba675SRob Herring	reg_2v5: regulator-2v5 {
155*724ba675SRob Herring		compatible = "regulator-fixed";
156*724ba675SRob Herring		regulator-name = "2V5";
157*724ba675SRob Herring		regulator-min-microvolt = <2500000>;
158*724ba675SRob Herring		regulator-max-microvolt = <2500000>;
159*724ba675SRob Herring		regulator-always-on;
160*724ba675SRob Herring	};
161*724ba675SRob Herring
162*724ba675SRob Herring	reg_3v3: regulator-3v3 {
163*724ba675SRob Herring		compatible = "regulator-fixed";
164*724ba675SRob Herring		regulator-name = "3V3";
165*724ba675SRob Herring		regulator-min-microvolt = <3300000>;
166*724ba675SRob Herring		regulator-max-microvolt = <3300000>;
167*724ba675SRob Herring		regulator-always-on;
168*724ba675SRob Herring	};
169*724ba675SRob Herring
170*724ba675SRob Herring	reg_can_xcvr: regulator-canxcvr {
171*724ba675SRob Herring		compatible = "regulator-fixed";
172*724ba675SRob Herring		regulator-name = "CAN XCVR";
173*724ba675SRob Herring		regulator-min-microvolt = <3300000>;
174*724ba675SRob Herring		regulator-max-microvolt = <3300000>;
175*724ba675SRob Herring		pinctrl-names = "default";
176*724ba675SRob Herring		pinctrl-0 = <&pinctrl_flexcan_xcvr>;
177*724ba675SRob Herring		gpio = <&gpio3 5 GPIO_ACTIVE_LOW>;
178*724ba675SRob Herring	};
179*724ba675SRob Herring
180*724ba675SRob Herring	reg_lcd_pwr: regulator-lcdpwr {
181*724ba675SRob Herring		compatible = "regulator-fixed";
182*724ba675SRob Herring		regulator-name = "LCD POWER";
183*724ba675SRob Herring		regulator-min-microvolt = <3300000>;
184*724ba675SRob Herring		regulator-max-microvolt = <3300000>;
185*724ba675SRob Herring		pinctrl-names = "default";
186*724ba675SRob Herring		pinctrl-0 = <&pinctrl_lcd_pwr>;
187*724ba675SRob Herring		gpio = <&gpio5 4 GPIO_ACTIVE_HIGH>;
188*724ba675SRob Herring		enable-active-high;
189*724ba675SRob Herring		regulator-boot-on;
190*724ba675SRob Herring		regulator-always-on;
191*724ba675SRob Herring	};
192*724ba675SRob Herring
193*724ba675SRob Herring	reg_usbh1_vbus: regulator-usbh1vbus {
194*724ba675SRob Herring		compatible = "regulator-fixed";
195*724ba675SRob Herring		regulator-name = "usbh1_vbus";
196*724ba675SRob Herring		regulator-min-microvolt = <5000000>;
197*724ba675SRob Herring		regulator-max-microvolt = <5000000>;
198*724ba675SRob Herring		pinctrl-names = "default";
199*724ba675SRob Herring		pinctrl-0 = <&pinctrl_usbh1_vbus &pinctrl_usbh1_oc>;
200*724ba675SRob Herring		gpio = <&gpio1 2 GPIO_ACTIVE_HIGH>;
201*724ba675SRob Herring		enable-active-high;
202*724ba675SRob Herring	};
203*724ba675SRob Herring
204*724ba675SRob Herring	reg_usbotg_vbus: regulator-usbotgvbus {
205*724ba675SRob Herring		compatible = "regulator-fixed";
206*724ba675SRob Herring		regulator-name = "usbotg_vbus";
207*724ba675SRob Herring		regulator-min-microvolt = <5000000>;
208*724ba675SRob Herring		regulator-max-microvolt = <5000000>;
209*724ba675SRob Herring		pinctrl-names = "default";
210*724ba675SRob Herring		pinctrl-0 = <&pinctrl_usbotg_vbus &pinctrl_usbotg_oc>;
211*724ba675SRob Herring		gpio = <&gpio1 26 GPIO_ACTIVE_HIGH>;
212*724ba675SRob Herring		enable-active-high;
213*724ba675SRob Herring	};
214*724ba675SRob Herring
215*724ba675SRob Herring	spi_gpio: spi {
216*724ba675SRob Herring		#address-cells = <1>;
217*724ba675SRob Herring		#size-cells = <0>;
218*724ba675SRob Herring		compatible = "spi-gpio";
219*724ba675SRob Herring		pinctrl-names = "default";
220*724ba675SRob Herring		pinctrl-0 = <&pinctrl_spi_gpio>;
221*724ba675SRob Herring		mosi-gpios = <&gpio1 30 GPIO_ACTIVE_HIGH>;
222*724ba675SRob Herring		miso-gpios = <&gpio1 31 GPIO_ACTIVE_HIGH>;
223*724ba675SRob Herring		sck-gpios = <&gpio1 28 GPIO_ACTIVE_HIGH>;
224*724ba675SRob Herring		num-chipselects = <2>;
225*724ba675SRob Herring		cs-gpios = <
226*724ba675SRob Herring			&gpio1 29 GPIO_ACTIVE_HIGH
227*724ba675SRob Herring			&gpio1 10 GPIO_ACTIVE_HIGH
228*724ba675SRob Herring		>;
229*724ba675SRob Herring		status = "disabled";
230*724ba675SRob Herring	};
231*724ba675SRob Herring
232*724ba675SRob Herring	sound {
233*724ba675SRob Herring		compatible = "karo,imx6ul-tx6ul-sgtl5000",
234*724ba675SRob Herring			     "simple-audio-card";
235*724ba675SRob Herring		simple-audio-card,name = "imx6ul-tx6ul-sgtl5000-audio";
236*724ba675SRob Herring		simple-audio-card,format = "i2s";
237*724ba675SRob Herring		simple-audio-card,bitclock-master = <&codec_dai>;
238*724ba675SRob Herring		simple-audio-card,frame-master = <&codec_dai>;
239*724ba675SRob Herring		simple-audio-card,widgets =
240*724ba675SRob Herring			"Microphone", "Mic Jack",
241*724ba675SRob Herring			"Line", "Line In",
242*724ba675SRob Herring			"Line", "Line Out",
243*724ba675SRob Herring			"Headphone", "Headphone Jack";
244*724ba675SRob Herring		simple-audio-card,routing =
245*724ba675SRob Herring			"MIC_IN", "Mic Jack",
246*724ba675SRob Herring			"Mic Jack", "Mic Bias",
247*724ba675SRob Herring			"Headphone Jack", "HP_OUT";
248*724ba675SRob Herring
249*724ba675SRob Herring		cpu_dai: simple-audio-card,cpu {
250*724ba675SRob Herring			sound-dai = <&sai2>;
251*724ba675SRob Herring		};
252*724ba675SRob Herring
253*724ba675SRob Herring		codec_dai: simple-audio-card,codec {
254*724ba675SRob Herring			sound-dai = <&sgtl5000>;
255*724ba675SRob Herring		};
256*724ba675SRob Herring	};
257*724ba675SRob Herring};
258*724ba675SRob Herring
259*724ba675SRob Herring&can1 {
260*724ba675SRob Herring	pinctrl-names = "default";
261*724ba675SRob Herring	pinctrl-0 = <&pinctrl_flexcan1>;
262*724ba675SRob Herring	xceiver-supply = <&reg_can_xcvr>;
263*724ba675SRob Herring	status = "okay";
264*724ba675SRob Herring};
265*724ba675SRob Herring
266*724ba675SRob Herring&can2 {
267*724ba675SRob Herring	pinctrl-names = "default";
268*724ba675SRob Herring	pinctrl-0 = <&pinctrl_flexcan2>;
269*724ba675SRob Herring	xceiver-supply = <&reg_can_xcvr>;
270*724ba675SRob Herring	status = "okay";
271*724ba675SRob Herring};
272*724ba675SRob Herring
273*724ba675SRob Herring&ecspi2 {
274*724ba675SRob Herring	pinctrl-names = "default";
275*724ba675SRob Herring	pinctrl-0 = <&pinctrl_ecspi2>;
276*724ba675SRob Herring	cs-gpios = <
277*724ba675SRob Herring		&gpio1 29 GPIO_ACTIVE_HIGH
278*724ba675SRob Herring		&gpio1 10 GPIO_ACTIVE_HIGH
279*724ba675SRob Herring	>;
280*724ba675SRob Herring	status = "disabled";
281*724ba675SRob Herring};
282*724ba675SRob Herring
283*724ba675SRob Herring&fec1 {
284*724ba675SRob Herring	pinctrl-names = "default";
285*724ba675SRob Herring	pinctrl-0 = <&pinctrl_enet1 &pinctrl_enet1_mdio &pinctrl_etnphy0_rst>;
286*724ba675SRob Herring	phy-mode = "rmii";
287*724ba675SRob Herring	phy-reset-gpios = <&gpio5 6 GPIO_ACTIVE_LOW>;
288*724ba675SRob Herring	phy-supply = <&reg_3v3_etn>;
289*724ba675SRob Herring	phy-handle = <&etnphy0>;
290*724ba675SRob Herring	status = "okay";
291*724ba675SRob Herring
292*724ba675SRob Herring	mdio {
293*724ba675SRob Herring		#address-cells = <1>;
294*724ba675SRob Herring		#size-cells = <0>;
295*724ba675SRob Herring
296*724ba675SRob Herring		etnphy0: ethernet-phy@0 {
297*724ba675SRob Herring			compatible = "ethernet-phy-ieee802.3-c22";
298*724ba675SRob Herring			reg = <0>;
299*724ba675SRob Herring			pinctrl-names = "default";
300*724ba675SRob Herring			pinctrl-0 = <&pinctrl_etnphy0_int>;
301*724ba675SRob Herring			interrupt-parent = <&gpio5>;
302*724ba675SRob Herring			interrupts = <5 IRQ_TYPE_EDGE_FALLING>;
303*724ba675SRob Herring			status = "okay";
304*724ba675SRob Herring		};
305*724ba675SRob Herring
306*724ba675SRob Herring		etnphy1: ethernet-phy@2 {
307*724ba675SRob Herring			compatible = "ethernet-phy-ieee802.3-c22";
308*724ba675SRob Herring			reg = <2>;
309*724ba675SRob Herring			pinctrl-names = "default";
310*724ba675SRob Herring			pinctrl-0 = <&pinctrl_etnphy1_int>;
311*724ba675SRob Herring			interrupt-parent = <&gpio4>;
312*724ba675SRob Herring			interrupts = <27 IRQ_TYPE_EDGE_FALLING>;
313*724ba675SRob Herring			status = "okay";
314*724ba675SRob Herring		};
315*724ba675SRob Herring	};
316*724ba675SRob Herring};
317*724ba675SRob Herring
318*724ba675SRob Herring&fec2 {
319*724ba675SRob Herring	pinctrl-names = "default";
320*724ba675SRob Herring	pinctrl-0 = <&pinctrl_enet2 &pinctrl_etnphy1_rst>;
321*724ba675SRob Herring	phy-mode = "rmii";
322*724ba675SRob Herring	phy-reset-gpios = <&gpio4 28 GPIO_ACTIVE_LOW>;
323*724ba675SRob Herring	phy-supply = <&reg_3v3_etn>;
324*724ba675SRob Herring	phy-handle = <&etnphy1>;
325*724ba675SRob Herring	status = "disabled";
326*724ba675SRob Herring};
327*724ba675SRob Herring
328*724ba675SRob Herring&gpmi {
329*724ba675SRob Herring	pinctrl-names = "default";
330*724ba675SRob Herring	pinctrl-0 = <&pinctrl_gpmi_nand>;
331*724ba675SRob Herring	nand-on-flash-bbt;
332*724ba675SRob Herring	fsl,no-blockmark-swap;
333*724ba675SRob Herring	status = "okay";
334*724ba675SRob Herring};
335*724ba675SRob Herring
336*724ba675SRob Herring&i2c2 {
337*724ba675SRob Herring	pinctrl-names = "default";
338*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c2>;
339*724ba675SRob Herring	clock-frequency = <400000>;
340*724ba675SRob Herring	status = "okay";
341*724ba675SRob Herring
342*724ba675SRob Herring	sgtl5000: codec@a {
343*724ba675SRob Herring		compatible = "fsl,sgtl5000";
344*724ba675SRob Herring		reg = <0x0a>;
345*724ba675SRob Herring		#sound-dai-cells = <0>;
346*724ba675SRob Herring		VDDA-supply = <&reg_2v5>;
347*724ba675SRob Herring		VDDIO-supply = <&reg_3v3>;
348*724ba675SRob Herring		clocks = <&mclk>;
349*724ba675SRob Herring	};
350*724ba675SRob Herring
351*724ba675SRob Herring	polytouch: polytouch@38 {
352*724ba675SRob Herring		compatible = "edt,edt-ft5x06";
353*724ba675SRob Herring		reg = <0x38>;
354*724ba675SRob Herring		pinctrl-names = "default";
355*724ba675SRob Herring		pinctrl-0 = <&pinctrl_edt_ft5x06>;
356*724ba675SRob Herring		interrupt-parent = <&gpio5>;
357*724ba675SRob Herring		interrupts = <2 IRQ_TYPE_EDGE_FALLING>;
358*724ba675SRob Herring		reset-gpios = <&gpio5 3 GPIO_ACTIVE_LOW>;
359*724ba675SRob Herring		wake-gpios = <&gpio5 8 GPIO_ACTIVE_HIGH>;
360*724ba675SRob Herring		wakeup-source;
361*724ba675SRob Herring	};
362*724ba675SRob Herring
363*724ba675SRob Herring	touchscreen: touchscreen@48 {
364*724ba675SRob Herring		compatible = "ti,tsc2007";
365*724ba675SRob Herring		reg = <0x48>;
366*724ba675SRob Herring		pinctrl-names = "default";
367*724ba675SRob Herring		pinctrl-0 = <&pinctrl_tsc2007>;
368*724ba675SRob Herring		interrupt-parent = <&gpio3>;
369*724ba675SRob Herring		interrupts = <26 IRQ_TYPE_NONE>;
370*724ba675SRob Herring		gpios = <&gpio3 26 GPIO_ACTIVE_LOW>;
371*724ba675SRob Herring		ti,x-plate-ohms = <660>;
372*724ba675SRob Herring		wakeup-source;
373*724ba675SRob Herring	};
374*724ba675SRob Herring};
375*724ba675SRob Herring
376*724ba675SRob Herring&kpp {
377*724ba675SRob Herring	pinctrl-names = "default";
378*724ba675SRob Herring	pinctrl-0 = <&pinctrl_kpp>;
379*724ba675SRob Herring	/* sample keymap */
380*724ba675SRob Herring	/* row/col 0..3 are mapped to KPP row/col 4..7 */
381*724ba675SRob Herring	linux,keymap = <
382*724ba675SRob Herring		MATRIX_KEY(4, 4, KEY_POWER)
383*724ba675SRob Herring		MATRIX_KEY(4, 5, KEY_KP0)
384*724ba675SRob Herring		MATRIX_KEY(4, 6, KEY_KP1)
385*724ba675SRob Herring		MATRIX_KEY(4, 7, KEY_KP2)
386*724ba675SRob Herring		MATRIX_KEY(5, 4, KEY_KP3)
387*724ba675SRob Herring		MATRIX_KEY(5, 5, KEY_KP4)
388*724ba675SRob Herring		MATRIX_KEY(5, 6, KEY_KP5)
389*724ba675SRob Herring		MATRIX_KEY(5, 7, KEY_KP6)
390*724ba675SRob Herring		MATRIX_KEY(6, 4, KEY_KP7)
391*724ba675SRob Herring		MATRIX_KEY(6, 5, KEY_KP8)
392*724ba675SRob Herring		MATRIX_KEY(6, 6, KEY_KP9)
393*724ba675SRob Herring	>;
394*724ba675SRob Herring	status = "okay";
395*724ba675SRob Herring};
396*724ba675SRob Herring
397*724ba675SRob Herring&lcdif {
398*724ba675SRob Herring	pinctrl-names = "default";
399*724ba675SRob Herring	pinctrl-0 = <&pinctrl_disp0_1>;
400*724ba675SRob Herring	lcd-supply = <&reg_lcd_pwr>;
401*724ba675SRob Herring	display = <&display>;
402*724ba675SRob Herring	status = "okay";
403*724ba675SRob Herring
404*724ba675SRob Herring	display: disp0 {
405*724ba675SRob Herring		bits-per-pixel = <32>;
406*724ba675SRob Herring		bus-width = <24>;
407*724ba675SRob Herring		status = "okay";
408*724ba675SRob Herring
409*724ba675SRob Herring		display-timings {
410*724ba675SRob Herring			VGA {
411*724ba675SRob Herring				clock-frequency = <25200000>;
412*724ba675SRob Herring				hactive = <640>;
413*724ba675SRob Herring				vactive = <480>;
414*724ba675SRob Herring				hback-porch = <48>;
415*724ba675SRob Herring				hsync-len = <96>;
416*724ba675SRob Herring				hfront-porch = <16>;
417*724ba675SRob Herring				vback-porch = <31>;
418*724ba675SRob Herring				vsync-len = <2>;
419*724ba675SRob Herring				vfront-porch = <12>;
420*724ba675SRob Herring				hsync-active = <0>;
421*724ba675SRob Herring				vsync-active = <0>;
422*724ba675SRob Herring				de-active = <1>;
423*724ba675SRob Herring				pixelclk-active = <1>;
424*724ba675SRob Herring			};
425*724ba675SRob Herring
426*724ba675SRob Herring			ETV570 {
427*724ba675SRob Herring				clock-frequency = <25200000>;
428*724ba675SRob Herring				hactive = <640>;
429*724ba675SRob Herring				vactive = <480>;
430*724ba675SRob Herring				hback-porch = <114>;
431*724ba675SRob Herring				hsync-len = <30>;
432*724ba675SRob Herring				hfront-porch = <16>;
433*724ba675SRob Herring				vback-porch = <32>;
434*724ba675SRob Herring				vsync-len = <3>;
435*724ba675SRob Herring				vfront-porch = <10>;
436*724ba675SRob Herring				hsync-active = <0>;
437*724ba675SRob Herring				vsync-active = <0>;
438*724ba675SRob Herring				de-active = <1>;
439*724ba675SRob Herring				pixelclk-active = <1>;
440*724ba675SRob Herring			};
441*724ba675SRob Herring
442*724ba675SRob Herring			ET0350 {
443*724ba675SRob Herring				clock-frequency = <6413760>;
444*724ba675SRob Herring				hactive = <320>;
445*724ba675SRob Herring				vactive = <240>;
446*724ba675SRob Herring				hback-porch = <34>;
447*724ba675SRob Herring				hsync-len = <34>;
448*724ba675SRob Herring				hfront-porch = <20>;
449*724ba675SRob Herring				vback-porch = <15>;
450*724ba675SRob Herring				vsync-len = <3>;
451*724ba675SRob Herring				vfront-porch = <4>;
452*724ba675SRob Herring				hsync-active = <0>;
453*724ba675SRob Herring				vsync-active = <0>;
454*724ba675SRob Herring				de-active = <1>;
455*724ba675SRob Herring				pixelclk-active = <1>;
456*724ba675SRob Herring			};
457*724ba675SRob Herring
458*724ba675SRob Herring			ET0430 {
459*724ba675SRob Herring				clock-frequency = <9009000>;
460*724ba675SRob Herring				hactive = <480>;
461*724ba675SRob Herring				vactive = <272>;
462*724ba675SRob Herring				hback-porch = <2>;
463*724ba675SRob Herring				hsync-len = <41>;
464*724ba675SRob Herring				hfront-porch = <2>;
465*724ba675SRob Herring				vback-porch = <2>;
466*724ba675SRob Herring				vsync-len = <10>;
467*724ba675SRob Herring				vfront-porch = <2>;
468*724ba675SRob Herring				hsync-active = <0>;
469*724ba675SRob Herring				vsync-active = <0>;
470*724ba675SRob Herring				de-active = <1>;
471*724ba675SRob Herring				pixelclk-active = <0>;
472*724ba675SRob Herring			};
473*724ba675SRob Herring
474*724ba675SRob Herring			ET0500 {
475*724ba675SRob Herring				clock-frequency = <33264000>;
476*724ba675SRob Herring				hactive = <800>;
477*724ba675SRob Herring				vactive = <480>;
478*724ba675SRob Herring				hback-porch = <88>;
479*724ba675SRob Herring				hsync-len = <128>;
480*724ba675SRob Herring				hfront-porch = <40>;
481*724ba675SRob Herring				vback-porch = <33>;
482*724ba675SRob Herring				vsync-len = <2>;
483*724ba675SRob Herring				vfront-porch = <10>;
484*724ba675SRob Herring				hsync-active = <0>;
485*724ba675SRob Herring				vsync-active = <0>;
486*724ba675SRob Herring				de-active = <1>;
487*724ba675SRob Herring				pixelclk-active = <1>;
488*724ba675SRob Herring			};
489*724ba675SRob Herring
490*724ba675SRob Herring			ET0700 { /* same as ET0500 */
491*724ba675SRob Herring				clock-frequency = <33264000>;
492*724ba675SRob Herring				hactive = <800>;
493*724ba675SRob Herring				vactive = <480>;
494*724ba675SRob Herring				hback-porch = <88>;
495*724ba675SRob Herring				hsync-len = <128>;
496*724ba675SRob Herring				hfront-porch = <40>;
497*724ba675SRob Herring				vback-porch = <33>;
498*724ba675SRob Herring				vsync-len = <2>;
499*724ba675SRob Herring				vfront-porch = <10>;
500*724ba675SRob Herring				hsync-active = <0>;
501*724ba675SRob Herring				vsync-active = <0>;
502*724ba675SRob Herring				de-active = <1>;
503*724ba675SRob Herring				pixelclk-active = <1>;
504*724ba675SRob Herring			};
505*724ba675SRob Herring
506*724ba675SRob Herring			ETQ570 {
507*724ba675SRob Herring				clock-frequency = <6596040>;
508*724ba675SRob Herring				hactive = <320>;
509*724ba675SRob Herring				vactive = <240>;
510*724ba675SRob Herring				hback-porch = <38>;
511*724ba675SRob Herring				hsync-len = <30>;
512*724ba675SRob Herring				hfront-porch = <30>;
513*724ba675SRob Herring				vback-porch = <16>;
514*724ba675SRob Herring				vsync-len = <3>;
515*724ba675SRob Herring				vfront-porch = <4>;
516*724ba675SRob Herring				hsync-active = <0>;
517*724ba675SRob Herring				vsync-active = <0>;
518*724ba675SRob Herring				de-active = <1>;
519*724ba675SRob Herring				pixelclk-active = <1>;
520*724ba675SRob Herring			};
521*724ba675SRob Herring		};
522*724ba675SRob Herring	};
523*724ba675SRob Herring};
524*724ba675SRob Herring
525*724ba675SRob Herring&pwm5 {
526*724ba675SRob Herring	pinctrl-names = "default";
527*724ba675SRob Herring	pinctrl-0 = <&pinctrl_pwm5>;
528*724ba675SRob Herring	status = "okay";
529*724ba675SRob Herring};
530*724ba675SRob Herring
531*724ba675SRob Herring&sai2 {
532*724ba675SRob Herring	pinctrl-names = "default";
533*724ba675SRob Herring	pinctrl-0 = <&pinctrl_sai2>;
534*724ba675SRob Herring	status = "okay";
535*724ba675SRob Herring};
536*724ba675SRob Herring
537*724ba675SRob Herring&uart1 {
538*724ba675SRob Herring	pinctrl-names = "default";
539*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart1 &pinctrl_uart1_rtscts>;
540*724ba675SRob Herring	uart-has-rtscts;
541*724ba675SRob Herring	status = "okay";
542*724ba675SRob Herring};
543*724ba675SRob Herring
544*724ba675SRob Herring&uart2 {
545*724ba675SRob Herring	pinctrl-names = "default";
546*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart2 &pinctrl_uart2_rtscts>;
547*724ba675SRob Herring	uart-has-rtscts;
548*724ba675SRob Herring	status = "okay";
549*724ba675SRob Herring};
550*724ba675SRob Herring
551*724ba675SRob Herring&uart5 {
552*724ba675SRob Herring	pinctrl-names = "default";
553*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart5 &pinctrl_uart5_rtscts>;
554*724ba675SRob Herring	uart-has-rtscts;
555*724ba675SRob Herring	status = "okay";
556*724ba675SRob Herring};
557*724ba675SRob Herring
558*724ba675SRob Herring&usbotg1 {
559*724ba675SRob Herring	vbus-supply = <&reg_usbotg_vbus>;
560*724ba675SRob Herring	dr_mode = "peripheral";
561*724ba675SRob Herring	disable-over-current;
562*724ba675SRob Herring	status = "okay";
563*724ba675SRob Herring};
564*724ba675SRob Herring
565*724ba675SRob Herring&usbotg2 {
566*724ba675SRob Herring	vbus-supply = <&reg_usbh1_vbus>;
567*724ba675SRob Herring	dr_mode = "host";
568*724ba675SRob Herring	disable-over-current;
569*724ba675SRob Herring	status = "okay";
570*724ba675SRob Herring};
571*724ba675SRob Herring
572*724ba675SRob Herring&usdhc1 {
573*724ba675SRob Herring	pinctrl-names = "default";
574*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc1 &pinctrl_usdhc1_cd>;
575*724ba675SRob Herring	bus-width = <4>;
576*724ba675SRob Herring	no-1-8-v;
577*724ba675SRob Herring	cd-gpios = <&gpio4 14 GPIO_ACTIVE_LOW>;
578*724ba675SRob Herring	fsl,wp-controller;
579*724ba675SRob Herring	status = "okay";
580*724ba675SRob Herring};
581*724ba675SRob Herring
582*724ba675SRob Herring&iomuxc {
583*724ba675SRob Herring	pinctrl-names = "default";
584*724ba675SRob Herring	pinctrl-0 = <&pinctrl_hog>;
585*724ba675SRob Herring
586*724ba675SRob Herring	pinctrl_hog: hoggrp {
587*724ba675SRob Herring	};
588*724ba675SRob Herring
589*724ba675SRob Herring	pinctrl_led: ledgrp {
590*724ba675SRob Herring		fsl,pins = <
591*724ba675SRob Herring			MX6UL_PAD_SNVS_TAMPER9__GPIO5_IO09	0x0b0b0 /* LED */
592*724ba675SRob Herring		>;
593*724ba675SRob Herring	};
594*724ba675SRob Herring
595*724ba675SRob Herring	pinctrl_disp0_1: disp0grp-1 {
596*724ba675SRob Herring		fsl,pins = <
597*724ba675SRob Herring			MX6UL_PAD_LCD_CLK__LCDIF_CLK		0x10 /* LSCLK */
598*724ba675SRob Herring			MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE	0x10 /* OE_ACD */
599*724ba675SRob Herring			MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC	0x10 /* HSYNC */
600*724ba675SRob Herring			MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC	0x10 /* VSYNC */
601*724ba675SRob Herring			/* PAD DISP0_DAT0 is used for the Flexcan transceiver control on STK5-v5 */
602*724ba675SRob Herring			MX6UL_PAD_LCD_DATA01__LCDIF_DATA01	0x10
603*724ba675SRob Herring			MX6UL_PAD_LCD_DATA02__LCDIF_DATA02	0x10
604*724ba675SRob Herring			MX6UL_PAD_LCD_DATA03__LCDIF_DATA03	0x10
605*724ba675SRob Herring			MX6UL_PAD_LCD_DATA04__LCDIF_DATA04	0x10
606*724ba675SRob Herring			MX6UL_PAD_LCD_DATA05__LCDIF_DATA05	0x10
607*724ba675SRob Herring			MX6UL_PAD_LCD_DATA06__LCDIF_DATA06	0x10
608*724ba675SRob Herring			MX6UL_PAD_LCD_DATA07__LCDIF_DATA07	0x10
609*724ba675SRob Herring			MX6UL_PAD_LCD_DATA08__LCDIF_DATA08	0x10
610*724ba675SRob Herring			MX6UL_PAD_LCD_DATA09__LCDIF_DATA09	0x10
611*724ba675SRob Herring			MX6UL_PAD_LCD_DATA10__LCDIF_DATA10	0x10
612*724ba675SRob Herring			MX6UL_PAD_LCD_DATA11__LCDIF_DATA11	0x10
613*724ba675SRob Herring			MX6UL_PAD_LCD_DATA12__LCDIF_DATA12	0x10
614*724ba675SRob Herring			MX6UL_PAD_LCD_DATA13__LCDIF_DATA13	0x10
615*724ba675SRob Herring			MX6UL_PAD_LCD_DATA14__LCDIF_DATA14	0x10
616*724ba675SRob Herring			MX6UL_PAD_LCD_DATA15__LCDIF_DATA15	0x10
617*724ba675SRob Herring			MX6UL_PAD_LCD_DATA16__LCDIF_DATA16	0x10
618*724ba675SRob Herring			MX6UL_PAD_LCD_DATA17__LCDIF_DATA17	0x10
619*724ba675SRob Herring			MX6UL_PAD_LCD_DATA18__LCDIF_DATA18	0x10
620*724ba675SRob Herring			MX6UL_PAD_LCD_DATA19__LCDIF_DATA19	0x10
621*724ba675SRob Herring			MX6UL_PAD_LCD_DATA20__LCDIF_DATA20	0x10
622*724ba675SRob Herring			MX6UL_PAD_LCD_DATA21__LCDIF_DATA21	0x10
623*724ba675SRob Herring			MX6UL_PAD_LCD_DATA22__LCDIF_DATA22	0x10
624*724ba675SRob Herring			MX6UL_PAD_LCD_DATA23__LCDIF_DATA23	0x10
625*724ba675SRob Herring		>;
626*724ba675SRob Herring	};
627*724ba675SRob Herring
628*724ba675SRob Herring	pinctrl_disp0_2: disp0grp-2 {
629*724ba675SRob Herring		fsl,pins = <
630*724ba675SRob Herring			MX6UL_PAD_LCD_CLK__LCDIF_CLK		0x10 /* LSCLK */
631*724ba675SRob Herring			MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE	0x10 /* OE_ACD */
632*724ba675SRob Herring			MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC	0x10 /* HSYNC */
633*724ba675SRob Herring			MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC	0x10 /* VSYNC */
634*724ba675SRob Herring			MX6UL_PAD_LCD_DATA00__LCDIF_DATA00	0x10
635*724ba675SRob Herring			MX6UL_PAD_LCD_DATA01__LCDIF_DATA01	0x10
636*724ba675SRob Herring			MX6UL_PAD_LCD_DATA02__LCDIF_DATA02	0x10
637*724ba675SRob Herring			MX6UL_PAD_LCD_DATA03__LCDIF_DATA03	0x10
638*724ba675SRob Herring			MX6UL_PAD_LCD_DATA04__LCDIF_DATA04	0x10
639*724ba675SRob Herring			MX6UL_PAD_LCD_DATA05__LCDIF_DATA05	0x10
640*724ba675SRob Herring			MX6UL_PAD_LCD_DATA06__LCDIF_DATA06	0x10
641*724ba675SRob Herring			MX6UL_PAD_LCD_DATA07__LCDIF_DATA07	0x10
642*724ba675SRob Herring			MX6UL_PAD_LCD_DATA08__LCDIF_DATA08	0x10
643*724ba675SRob Herring			MX6UL_PAD_LCD_DATA09__LCDIF_DATA09	0x10
644*724ba675SRob Herring			MX6UL_PAD_LCD_DATA10__LCDIF_DATA10	0x10
645*724ba675SRob Herring			MX6UL_PAD_LCD_DATA11__LCDIF_DATA11	0x10
646*724ba675SRob Herring			MX6UL_PAD_LCD_DATA12__LCDIF_DATA12	0x10
647*724ba675SRob Herring			MX6UL_PAD_LCD_DATA13__LCDIF_DATA13	0x10
648*724ba675SRob Herring			MX6UL_PAD_LCD_DATA14__LCDIF_DATA14	0x10
649*724ba675SRob Herring			MX6UL_PAD_LCD_DATA15__LCDIF_DATA15	0x10
650*724ba675SRob Herring			MX6UL_PAD_LCD_DATA16__LCDIF_DATA16	0x10
651*724ba675SRob Herring			MX6UL_PAD_LCD_DATA17__LCDIF_DATA17	0x10
652*724ba675SRob Herring			MX6UL_PAD_LCD_DATA18__LCDIF_DATA18	0x10
653*724ba675SRob Herring			MX6UL_PAD_LCD_DATA19__LCDIF_DATA19	0x10
654*724ba675SRob Herring			MX6UL_PAD_LCD_DATA20__LCDIF_DATA20	0x10
655*724ba675SRob Herring			MX6UL_PAD_LCD_DATA21__LCDIF_DATA21	0x10
656*724ba675SRob Herring			MX6UL_PAD_LCD_DATA22__LCDIF_DATA22	0x10
657*724ba675SRob Herring			MX6UL_PAD_LCD_DATA23__LCDIF_DATA23	0x10
658*724ba675SRob Herring		>;
659*724ba675SRob Herring	};
660*724ba675SRob Herring
661*724ba675SRob Herring	pinctrl_ecspi2: ecspi2grp {
662*724ba675SRob Herring		fsl,pins = <
663*724ba675SRob Herring			MX6UL_PAD_UART4_RX_DATA__GPIO1_IO29	0x0b0b0 /* CSPI_SS */
664*724ba675SRob Herring			MX6UL_PAD_JTAG_MOD__GPIO1_IO10		0x0b0b0 /* CSPI_SS */
665*724ba675SRob Herring			MX6UL_PAD_UART5_TX_DATA__ECSPI2_MOSI	0x0b0b0 /* CSPI_MOSI */
666*724ba675SRob Herring			MX6UL_PAD_UART5_RX_DATA__ECSPI2_MISO	0x0b0b0 /* CSPI_MISO */
667*724ba675SRob Herring			MX6UL_PAD_UART4_TX_DATA__ECSPI2_SCLK	0x0b0b0 /* CSPI_SCLK */
668*724ba675SRob Herring		>;
669*724ba675SRob Herring	};
670*724ba675SRob Herring
671*724ba675SRob Herring	pinctrl_edt_ft5x06: edt-ft5x06grp {
672*724ba675SRob Herring		fsl,pins = <
673*724ba675SRob Herring			MX6UL_PAD_SNVS_TAMPER2__GPIO5_IO02	0x1b0b0 /* Interrupt */
674*724ba675SRob Herring			MX6UL_PAD_SNVS_TAMPER3__GPIO5_IO03	0x1b0b0 /* Reset */
675*724ba675SRob Herring			MX6UL_PAD_SNVS_TAMPER8__GPIO5_IO08	0x1b0b0 /* Wake */
676*724ba675SRob Herring		>;
677*724ba675SRob Herring	};
678*724ba675SRob Herring
679*724ba675SRob Herring	pinctrl_enet1: enet1grp {
680*724ba675SRob Herring		fsl,pins = <
681*724ba675SRob Herring			MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00	0x000b0
682*724ba675SRob Herring			MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01	0x000b0
683*724ba675SRob Herring			MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN	0x000b0
684*724ba675SRob Herring			MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER	0x000b0
685*724ba675SRob Herring			MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN	0x000b0
686*724ba675SRob Herring			MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00	0x000b0
687*724ba675SRob Herring			MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01	0x000b0
688*724ba675SRob Herring			MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1	0x400000b1
689*724ba675SRob Herring		>;
690*724ba675SRob Herring	};
691*724ba675SRob Herring
692*724ba675SRob Herring	pinctrl_enet2: enet2grp {
693*724ba675SRob Herring		fsl,pins = <
694*724ba675SRob Herring			MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00	0x000b0
695*724ba675SRob Herring			MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01	0x000b0
696*724ba675SRob Herring			MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN	0x000b0
697*724ba675SRob Herring			MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER	0x000b0
698*724ba675SRob Herring			MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN	0x000b0
699*724ba675SRob Herring			MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00	0x000b0
700*724ba675SRob Herring			MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01	0x000b0
701*724ba675SRob Herring			MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2	0x400000b1
702*724ba675SRob Herring		>;
703*724ba675SRob Herring	};
704*724ba675SRob Herring
705*724ba675SRob Herring	pinctrl_enet1_mdio: enet1-mdiogrp {
706*724ba675SRob Herring		fsl,pins = <
707*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO07__ENET1_MDC		0x0b0b0
708*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO06__ENET1_MDIO	0x1b0b0
709*724ba675SRob Herring		>;
710*724ba675SRob Herring	};
711*724ba675SRob Herring
712*724ba675SRob Herring	pinctrl_etnphy_power: etnphy-pwrgrp {
713*724ba675SRob Herring		fsl,pins = <
714*724ba675SRob Herring			MX6UL_PAD_SNVS_TAMPER7__GPIO5_IO07	0x0b0b0 /* ETN PHY POWER */
715*724ba675SRob Herring		>;
716*724ba675SRob Herring	};
717*724ba675SRob Herring
718*724ba675SRob Herring	pinctrl_etnphy0_int: etnphy-intgrp-0 {
719*724ba675SRob Herring		fsl,pins = <
720*724ba675SRob Herring			MX6UL_PAD_SNVS_TAMPER5__GPIO5_IO05	0x0b0b0 /* ETN PHY INT */
721*724ba675SRob Herring		>;
722*724ba675SRob Herring	};
723*724ba675SRob Herring
724*724ba675SRob Herring	pinctrl_etnphy0_rst: etnphy-rstgrp-0 {
725*724ba675SRob Herring		fsl,pins = <
726*724ba675SRob Herring			MX6UL_PAD_SNVS_TAMPER6__GPIO5_IO06	0x0b0b0 /* ETN PHY RESET */
727*724ba675SRob Herring		>;
728*724ba675SRob Herring	};
729*724ba675SRob Herring
730*724ba675SRob Herring	pinctrl_etnphy1_int: etnphy-intgrp-1 {
731*724ba675SRob Herring		fsl,pins = <
732*724ba675SRob Herring			MX6UL_PAD_CSI_DATA06__GPIO4_IO27	0x0b0b0 /* ETN PHY INT */
733*724ba675SRob Herring		>;
734*724ba675SRob Herring	};
735*724ba675SRob Herring
736*724ba675SRob Herring	pinctrl_etnphy1_rst: etnphy-rstgrp-1 {
737*724ba675SRob Herring		fsl,pins = <
738*724ba675SRob Herring			MX6UL_PAD_CSI_DATA07__GPIO4_IO28	0x0b0b0 /* ETN PHY RESET */
739*724ba675SRob Herring		>;
740*724ba675SRob Herring	};
741*724ba675SRob Herring
742*724ba675SRob Herring	pinctrl_flexcan1: flexcan1grp {
743*724ba675SRob Herring		fsl,pins = <
744*724ba675SRob Herring			MX6UL_PAD_UART3_CTS_B__FLEXCAN1_TX	0x0b0b0
745*724ba675SRob Herring			MX6UL_PAD_UART3_RTS_B__FLEXCAN1_RX	0x0b0b0
746*724ba675SRob Herring		>;
747*724ba675SRob Herring	};
748*724ba675SRob Herring
749*724ba675SRob Herring	pinctrl_flexcan2: flexcan2grp {
750*724ba675SRob Herring		fsl,pins = <
751*724ba675SRob Herring			MX6UL_PAD_UART2_CTS_B__FLEXCAN2_TX	0x0b0b0
752*724ba675SRob Herring			MX6UL_PAD_UART2_RTS_B__FLEXCAN2_RX	0x0b0b0
753*724ba675SRob Herring		>;
754*724ba675SRob Herring	};
755*724ba675SRob Herring
756*724ba675SRob Herring	pinctrl_flexcan_xcvr: flexcan-xcvrgrp {
757*724ba675SRob Herring		fsl,pins = <
758*724ba675SRob Herring			MX6UL_PAD_LCD_DATA00__GPIO3_IO05	0x0b0b0 /* Flexcan XCVR enable */
759*724ba675SRob Herring		>;
760*724ba675SRob Herring	};
761*724ba675SRob Herring
762*724ba675SRob Herring	pinctrl_gpmi_nand: gpminandgrp {
763*724ba675SRob Herring		fsl,pins = <
764*724ba675SRob Herring			MX6UL_PAD_NAND_CLE__RAWNAND_CLE		0x0b0b1
765*724ba675SRob Herring			MX6UL_PAD_NAND_ALE__RAWNAND_ALE		0x0b0b1
766*724ba675SRob Herring			MX6UL_PAD_NAND_WP_B__RAWNAND_WP_B	0x0b0b1
767*724ba675SRob Herring			MX6UL_PAD_NAND_READY_B__RAWNAND_READY_B	0x0b000
768*724ba675SRob Herring			MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B	0x0b0b1
769*724ba675SRob Herring			MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B	0x0b0b1
770*724ba675SRob Herring			MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B	0x0b0b1
771*724ba675SRob Herring			MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00	0x0b0b1
772*724ba675SRob Herring			MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01	0x0b0b1
773*724ba675SRob Herring			MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02	0x0b0b1
774*724ba675SRob Herring			MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03	0x0b0b1
775*724ba675SRob Herring			MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04	0x0b0b1
776*724ba675SRob Herring			MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05	0x0b0b1
777*724ba675SRob Herring			MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06	0x0b0b1
778*724ba675SRob Herring			MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07	0x0b0b1
779*724ba675SRob Herring		>;
780*724ba675SRob Herring	};
781*724ba675SRob Herring
782*724ba675SRob Herring	pinctrl_i2c_gpio: i2c-gpiogrp {
783*724ba675SRob Herring		fsl,pins = <
784*724ba675SRob Herring			MX6UL_PAD_SNVS_TAMPER0__GPIO5_IO00	0x4001b8b1 /* I2C SCL */
785*724ba675SRob Herring			MX6UL_PAD_SNVS_TAMPER1__GPIO5_IO01	0x4001b8b1 /* I2C SDA */
786*724ba675SRob Herring		>;
787*724ba675SRob Herring	};
788*724ba675SRob Herring
789*724ba675SRob Herring	pinctrl_i2c2: i2c2grp {
790*724ba675SRob Herring		fsl,pins = <
791*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO00__I2C2_SCL		0x4001b8b1
792*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO01__I2C2_SDA		0x4001b8b1
793*724ba675SRob Herring		>;
794*724ba675SRob Herring	};
795*724ba675SRob Herring
796*724ba675SRob Herring	pinctrl_kpp: kppgrp {
797*724ba675SRob Herring		fsl,pins = <
798*724ba675SRob Herring			MX6UL_PAD_ENET2_RX_DATA1__KPP_COL04	0x1b0b0
799*724ba675SRob Herring			MX6UL_PAD_ENET2_TX_DATA0__KPP_COL05	0x1b0b0
800*724ba675SRob Herring			MX6UL_PAD_ENET2_TX_EN__KPP_COL06	0x1b0b0
801*724ba675SRob Herring			MX6UL_PAD_ENET2_RX_ER__KPP_COL07	0x1b0b0
802*724ba675SRob Herring			MX6UL_PAD_ENET2_RX_DATA0__KPP_ROW04	0x1b0b0
803*724ba675SRob Herring			MX6UL_PAD_ENET2_RX_EN__KPP_ROW05	0x1b0b0
804*724ba675SRob Herring			MX6UL_PAD_ENET2_TX_DATA1__KPP_ROW06	0x1b0b0
805*724ba675SRob Herring			MX6UL_PAD_ENET2_TX_CLK__KPP_ROW07	0x1b0b0
806*724ba675SRob Herring		>;
807*724ba675SRob Herring	};
808*724ba675SRob Herring
809*724ba675SRob Herring	pinctrl_lcd_pwr: lcd-pwrgrp {
810*724ba675SRob Herring		fsl,pins = <
811*724ba675SRob Herring			MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04	0x0b0b0 /* LCD Power Enable */
812*724ba675SRob Herring		>;
813*724ba675SRob Herring	};
814*724ba675SRob Herring
815*724ba675SRob Herring	pinctrl_lcd_rst: lcd-rstgrp {
816*724ba675SRob Herring		fsl,pins = <
817*724ba675SRob Herring			MX6UL_PAD_LCD_RESET__GPIO3_IO04	0x0b0b0 /* LCD Reset */
818*724ba675SRob Herring		>;
819*724ba675SRob Herring	};
820*724ba675SRob Herring
821*724ba675SRob Herring	pinctrl_pwm5: pwm5grp {
822*724ba675SRob Herring		fsl,pins = <
823*724ba675SRob Herring			MX6UL_PAD_NAND_DQS__PWM5_OUT		0x0b0b0
824*724ba675SRob Herring		>;
825*724ba675SRob Herring	};
826*724ba675SRob Herring
827*724ba675SRob Herring	pinctrl_sai2: sai2grp {
828*724ba675SRob Herring		fsl,pins = <
829*724ba675SRob Herring			MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA	0x0b0b0 /* SSI1_RXD */
830*724ba675SRob Herring			MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA	0x0b0b0 /* SSI1_TXD */
831*724ba675SRob Herring			MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK	0x0b0b0 /* SSI1_CLK */
832*724ba675SRob Herring			MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC	0x0b0b0 /* SSI1_FS */
833*724ba675SRob Herring		>;
834*724ba675SRob Herring	};
835*724ba675SRob Herring
836*724ba675SRob Herring	pinctrl_spi_gpio: spi-gpiogrp {
837*724ba675SRob Herring		fsl,pins = <
838*724ba675SRob Herring			MX6UL_PAD_UART4_RX_DATA__GPIO1_IO29	0x0b0b0 /* CSPI_SS */
839*724ba675SRob Herring			MX6UL_PAD_JTAG_MOD__GPIO1_IO10		0x0b0b0 /* CSPI_SS */
840*724ba675SRob Herring			MX6UL_PAD_UART5_TX_DATA__GPIO1_IO30	0x0b0b0 /* CSPI_MOSI */
841*724ba675SRob Herring			MX6UL_PAD_UART5_RX_DATA__GPIO1_IO31	0x0b0b0 /* CSPI_MISO */
842*724ba675SRob Herring			MX6UL_PAD_UART4_TX_DATA__GPIO1_IO28	0x0b0b0 /* CSPI_SCLK */
843*724ba675SRob Herring		>;
844*724ba675SRob Herring	};
845*724ba675SRob Herring
846*724ba675SRob Herring	pinctrl_tsc2007: tsc2007grp {
847*724ba675SRob Herring		fsl,pins = <
848*724ba675SRob Herring			MX6UL_PAD_JTAG_TMS__GPIO1_IO11		0x1b0b0 /* Interrupt */
849*724ba675SRob Herring		>;
850*724ba675SRob Herring	};
851*724ba675SRob Herring
852*724ba675SRob Herring	pinctrl_uart1: uart1grp {
853*724ba675SRob Herring		fsl,pins = <
854*724ba675SRob Herring			MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX	0x0b0b0
855*724ba675SRob Herring			MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX	0x0b0b0
856*724ba675SRob Herring		>;
857*724ba675SRob Herring	};
858*724ba675SRob Herring
859*724ba675SRob Herring	pinctrl_uart1_rtscts: uart1-rtsctsgrp {
860*724ba675SRob Herring		fsl,pins = <
861*724ba675SRob Herring			MX6UL_PAD_UART1_RTS_B__UART1_DCE_RTS	0x0b0b0
862*724ba675SRob Herring			MX6UL_PAD_UART1_CTS_B__UART1_DCE_CTS	0x0b0b0
863*724ba675SRob Herring		>;
864*724ba675SRob Herring	};
865*724ba675SRob Herring
866*724ba675SRob Herring	pinctrl_uart2: uart2grp {
867*724ba675SRob Herring		fsl,pins = <
868*724ba675SRob Herring			MX6UL_PAD_UART2_TX_DATA__UART2_DCE_TX	0x0b0b0
869*724ba675SRob Herring			MX6UL_PAD_UART2_RX_DATA__UART2_DCE_RX	0x0b0b0
870*724ba675SRob Herring		>;
871*724ba675SRob Herring	};
872*724ba675SRob Herring
873*724ba675SRob Herring	pinctrl_uart2_rtscts: uart2-rtsctsgrp {
874*724ba675SRob Herring		fsl,pins = <
875*724ba675SRob Herring			MX6UL_PAD_UART3_RX_DATA__UART2_DCE_RTS	0x0b0b0
876*724ba675SRob Herring			MX6UL_PAD_UART3_TX_DATA__UART2_DCE_CTS	0x0b0b0
877*724ba675SRob Herring		>;
878*724ba675SRob Herring	};
879*724ba675SRob Herring
880*724ba675SRob Herring	pinctrl_uart5: uart5grp {
881*724ba675SRob Herring		fsl,pins = <
882*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO04__UART5_DCE_TX	0x0b0b0
883*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO05__UART5_DCE_RX	0x0b0b0
884*724ba675SRob Herring		>;
885*724ba675SRob Herring	};
886*724ba675SRob Herring
887*724ba675SRob Herring	pinctrl_uart5_rtscts: uart5-rtsctsgrp {
888*724ba675SRob Herring		fsl,pins = <
889*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO08__UART5_DCE_RTS	0x0b0b0
890*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO09__UART5_DCE_CTS	0x0b0b0
891*724ba675SRob Herring		>;
892*724ba675SRob Herring	};
893*724ba675SRob Herring
894*724ba675SRob Herring	pinctrl_usbh1_oc: usbh1-ocgrp {
895*724ba675SRob Herring		fsl,pins = <
896*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO03__GPIO1_IO03	0x17059 /* USBH1_OC */
897*724ba675SRob Herring		>;
898*724ba675SRob Herring	};
899*724ba675SRob Herring
900*724ba675SRob Herring	pinctrl_usbh1_vbus: usbh1-vbusgrp {
901*724ba675SRob Herring		fsl,pins = <
902*724ba675SRob Herring			MX6UL_PAD_GPIO1_IO02__GPIO1_IO02	0x0b0b0 /* USBH1_VBUSEN */
903*724ba675SRob Herring		>;
904*724ba675SRob Herring	};
905*724ba675SRob Herring
906*724ba675SRob Herring	pinctrl_usbotg_oc: usbotg-ocgrp {
907*724ba675SRob Herring		fsl,pins = <
908*724ba675SRob Herring			MX6UL_PAD_UART3_RTS_B__GPIO1_IO27	0x17059 /* USBOTG_OC */
909*724ba675SRob Herring		>;
910*724ba675SRob Herring	};
911*724ba675SRob Herring
912*724ba675SRob Herring	pinctrl_usbotg_vbus: usbotg-vbusgrp {
913*724ba675SRob Herring		fsl,pins = <
914*724ba675SRob Herring			MX6UL_PAD_UART3_CTS_B__GPIO1_IO26	0x1b0b0 /* USBOTG_VBUSEN */
915*724ba675SRob Herring		>;
916*724ba675SRob Herring	};
917*724ba675SRob Herring
918*724ba675SRob Herring	pinctrl_usdhc1: usdhc1grp {
919*724ba675SRob Herring		fsl,pins = <
920*724ba675SRob Herring			MX6UL_PAD_SD1_CMD__USDHC1_CMD		0x070b1
921*724ba675SRob Herring			MX6UL_PAD_SD1_CLK__USDHC1_CLK		0x07099
922*724ba675SRob Herring			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0	0x070b1
923*724ba675SRob Herring			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1	0x070b1
924*724ba675SRob Herring			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2	0x070b1
925*724ba675SRob Herring			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3	0x070b1
926*724ba675SRob Herring		>;
927*724ba675SRob Herring	};
928*724ba675SRob Herring
929*724ba675SRob Herring	pinctrl_usdhc1_cd: usdhc1cdgrp {
930*724ba675SRob Herring		fsl,pins = <
931*724ba675SRob Herring			MX6UL_PAD_NAND_CE1_B__GPIO4_IO14	0x170b0 /* SD1 CD */
932*724ba675SRob Herring		>;
933*724ba675SRob Herring	};
934*724ba675SRob Herring
935*724ba675SRob Herring	pinctrl_usdhc2: usdhc2grp {
936*724ba675SRob Herring		fsl,pins = <
937*724ba675SRob Herring			MX6UL_PAD_NAND_WE_B__USDHC2_CMD		0x070b1
938*724ba675SRob Herring			MX6UL_PAD_NAND_RE_B__USDHC2_CLK		0x070b1
939*724ba675SRob Herring			MX6UL_PAD_NAND_DATA00__USDHC2_DATA0	0x070b1
940*724ba675SRob Herring			MX6UL_PAD_NAND_DATA01__USDHC2_DATA1	0x070b1
941*724ba675SRob Herring			MX6UL_PAD_NAND_DATA02__USDHC2_DATA2	0x070b1
942*724ba675SRob Herring			MX6UL_PAD_NAND_DATA03__USDHC2_DATA3	0x070b1
943*724ba675SRob Herring			/* eMMC RESET */
944*724ba675SRob Herring			MX6UL_PAD_NAND_ALE__USDHC2_RESET_B	0x170b0
945*724ba675SRob Herring		>;
946*724ba675SRob Herring	};
947*724ba675SRob Herring};
948