1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Copyright (C) 2017 exceet electronics GmbH 4*724ba675SRob Herring * Copyright (C) 2018 Kontron Electronics GmbH 5*724ba675SRob Herring * Copyright (c) 2019 Krzysztof Kozlowski <krzk@kernel.org> 6*724ba675SRob Herring */ 7*724ba675SRob Herring 8*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 9*724ba675SRob Herring 10*724ba675SRob Herring/ { 11*724ba675SRob Herring gpio-leds { 12*724ba675SRob Herring compatible = "gpio-leds"; 13*724ba675SRob Herring pinctrl-names = "default"; 14*724ba675SRob Herring pinctrl-0 = <&pinctrl_gpio_leds>; 15*724ba675SRob Herring 16*724ba675SRob Herring led1 { 17*724ba675SRob Herring label = "debug-led1"; 18*724ba675SRob Herring gpios = <&gpio1 30 GPIO_ACTIVE_LOW>; 19*724ba675SRob Herring default-state = "off"; 20*724ba675SRob Herring linux,default-trigger = "heartbeat"; 21*724ba675SRob Herring }; 22*724ba675SRob Herring 23*724ba675SRob Herring led2 { 24*724ba675SRob Herring label = "debug-led2"; 25*724ba675SRob Herring gpios = <&gpio5 3 GPIO_ACTIVE_LOW>; 26*724ba675SRob Herring default-state = "off"; 27*724ba675SRob Herring }; 28*724ba675SRob Herring 29*724ba675SRob Herring led3 { 30*724ba675SRob Herring label = "debug-led3"; 31*724ba675SRob Herring gpios = <&gpio5 2 GPIO_ACTIVE_LOW>; 32*724ba675SRob Herring default-state = "off"; 33*724ba675SRob Herring }; 34*724ba675SRob Herring }; 35*724ba675SRob Herring 36*724ba675SRob Herring pwm-beeper { 37*724ba675SRob Herring compatible = "pwm-beeper"; 38*724ba675SRob Herring pwms = <&pwm8 0 5000>; 39*724ba675SRob Herring }; 40*724ba675SRob Herring 41*724ba675SRob Herring reg_3v3: regulator-3v3 { 42*724ba675SRob Herring compatible = "regulator-fixed"; 43*724ba675SRob Herring regulator-name = "3v3"; 44*724ba675SRob Herring regulator-min-microvolt = <3300000>; 45*724ba675SRob Herring regulator-max-microvolt = <3300000>; 46*724ba675SRob Herring }; 47*724ba675SRob Herring 48*724ba675SRob Herring reg_5v: regulator-5v { 49*724ba675SRob Herring compatible = "regulator-fixed"; 50*724ba675SRob Herring regulator-name = "5v"; 51*724ba675SRob Herring regulator-min-microvolt = <5000000>; 52*724ba675SRob Herring regulator-max-microvolt = <5000000>; 53*724ba675SRob Herring }; 54*724ba675SRob Herring 55*724ba675SRob Herring reg_usb_otg1_vbus: regulator-usb-otg1-vbus { 56*724ba675SRob Herring compatible = "regulator-fixed"; 57*724ba675SRob Herring regulator-name = "usb_otg1_vbus"; 58*724ba675SRob Herring regulator-min-microvolt = <5000000>; 59*724ba675SRob Herring regulator-max-microvolt = <5000000>; 60*724ba675SRob Herring gpio = <&gpio1 4 GPIO_ACTIVE_HIGH>; 61*724ba675SRob Herring enable-active-high; 62*724ba675SRob Herring }; 63*724ba675SRob Herring 64*724ba675SRob Herring reg_vref_adc: regulator-vref-adc { 65*724ba675SRob Herring compatible = "regulator-fixed"; 66*724ba675SRob Herring regulator-name = "vref-adc"; 67*724ba675SRob Herring regulator-min-microvolt = <3300000>; 68*724ba675SRob Herring regulator-max-microvolt = <3300000>; 69*724ba675SRob Herring }; 70*724ba675SRob Herring}; 71*724ba675SRob Herring 72*724ba675SRob Herring&adc1 { 73*724ba675SRob Herring pinctrl-names = "default"; 74*724ba675SRob Herring pinctrl-0 = <&pinctrl_adc1>; 75*724ba675SRob Herring vref-supply = <®_vref_adc>; 76*724ba675SRob Herring status = "okay"; 77*724ba675SRob Herring}; 78*724ba675SRob Herring 79*724ba675SRob Herring&can2 { 80*724ba675SRob Herring pinctrl-names = "default"; 81*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan2>; 82*724ba675SRob Herring status = "okay"; 83*724ba675SRob Herring}; 84*724ba675SRob Herring 85*724ba675SRob Herring&ecspi1 { 86*724ba675SRob Herring cs-gpios = <&gpio4 26 GPIO_ACTIVE_LOW>; 87*724ba675SRob Herring pinctrl-names = "default"; 88*724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi1>; 89*724ba675SRob Herring status = "okay"; 90*724ba675SRob Herring 91*724ba675SRob Herring eeprom@0 { 92*724ba675SRob Herring compatible = "anvo,anv32e61w", "atmel,at25"; 93*724ba675SRob Herring reg = <0>; 94*724ba675SRob Herring spi-max-frequency = <20000000>; 95*724ba675SRob Herring spi-cpha; 96*724ba675SRob Herring spi-cpol; 97*724ba675SRob Herring pagesize = <1>; 98*724ba675SRob Herring size = <8192>; 99*724ba675SRob Herring address-width = <16>; 100*724ba675SRob Herring }; 101*724ba675SRob Herring}; 102*724ba675SRob Herring 103*724ba675SRob Herring&fec1 { 104*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet1>; 105*724ba675SRob Herring /delete-node/ mdio; 106*724ba675SRob Herring}; 107*724ba675SRob Herring 108*724ba675SRob Herring&fec2 { 109*724ba675SRob Herring pinctrl-names = "default"; 110*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet2 &pinctrl_enet2_mdio>; 111*724ba675SRob Herring phy-mode = "rmii"; 112*724ba675SRob Herring phy-handle = <ðphy2>; 113*724ba675SRob Herring status = "okay"; 114*724ba675SRob Herring 115*724ba675SRob Herring mdio { 116*724ba675SRob Herring #address-cells = <1>; 117*724ba675SRob Herring #size-cells = <0>; 118*724ba675SRob Herring 119*724ba675SRob Herring ethphy1: ethernet-phy@1 { 120*724ba675SRob Herring reg = <1>; 121*724ba675SRob Herring micrel,led-mode = <0>; 122*724ba675SRob Herring clocks = <&clks IMX6UL_CLK_ENET_REF>; 123*724ba675SRob Herring clock-names = "rmii-ref"; 124*724ba675SRob Herring }; 125*724ba675SRob Herring 126*724ba675SRob Herring ethphy2: ethernet-phy@2 { 127*724ba675SRob Herring reg = <2>; 128*724ba675SRob Herring micrel,led-mode = <0>; 129*724ba675SRob Herring clocks = <&clks IMX6UL_CLK_ENET2_REF>; 130*724ba675SRob Herring clock-names = "rmii-ref"; 131*724ba675SRob Herring }; 132*724ba675SRob Herring }; 133*724ba675SRob Herring}; 134*724ba675SRob Herring 135*724ba675SRob Herring&i2c1 { 136*724ba675SRob Herring clock-frequency = <100000>; 137*724ba675SRob Herring pinctrl-names = "default"; 138*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c1>; 139*724ba675SRob Herring status = "okay"; 140*724ba675SRob Herring}; 141*724ba675SRob Herring 142*724ba675SRob Herring&i2c4 { 143*724ba675SRob Herring clock-frequency = <100000>; 144*724ba675SRob Herring pinctrl-names = "default"; 145*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c4>; 146*724ba675SRob Herring status = "okay"; 147*724ba675SRob Herring 148*724ba675SRob Herring rtc@32 { 149*724ba675SRob Herring compatible = "epson,rx8900"; 150*724ba675SRob Herring reg = <0x32>; 151*724ba675SRob Herring }; 152*724ba675SRob Herring}; 153*724ba675SRob Herring 154*724ba675SRob Herring&pwm8 { 155*724ba675SRob Herring #pwm-cells = <2>; 156*724ba675SRob Herring pinctrl-names = "default"; 157*724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm8>; 158*724ba675SRob Herring status = "okay"; 159*724ba675SRob Herring}; 160*724ba675SRob Herring 161*724ba675SRob Herring&uart1 { 162*724ba675SRob Herring pinctrl-names = "default"; 163*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart1>; 164*724ba675SRob Herring status = "okay"; 165*724ba675SRob Herring}; 166*724ba675SRob Herring 167*724ba675SRob Herring&uart2 { 168*724ba675SRob Herring pinctrl-names = "default"; 169*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2>; 170*724ba675SRob Herring linux,rs485-enabled-at-boot-time; 171*724ba675SRob Herring rs485-rx-during-tx; 172*724ba675SRob Herring rs485-rts-active-low; 173*724ba675SRob Herring uart-has-rtscts; 174*724ba675SRob Herring status = "okay"; 175*724ba675SRob Herring}; 176*724ba675SRob Herring 177*724ba675SRob Herring&uart3 { 178*724ba675SRob Herring pinctrl-names = "default"; 179*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart3>; 180*724ba675SRob Herring uart-has-rtscts; 181*724ba675SRob Herring status = "okay"; 182*724ba675SRob Herring}; 183*724ba675SRob Herring 184*724ba675SRob Herring&uart4 { 185*724ba675SRob Herring pinctrl-names = "default"; 186*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart4>; 187*724ba675SRob Herring status = "okay"; 188*724ba675SRob Herring}; 189*724ba675SRob Herring 190*724ba675SRob Herring&usbotg1 { 191*724ba675SRob Herring pinctrl-names = "default"; 192*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg1>; 193*724ba675SRob Herring dr_mode = "otg"; 194*724ba675SRob Herring srp-disable; 195*724ba675SRob Herring hnp-disable; 196*724ba675SRob Herring adp-disable; 197*724ba675SRob Herring over-current-active-low; 198*724ba675SRob Herring vbus-supply = <®_usb_otg1_vbus>; 199*724ba675SRob Herring status = "okay"; 200*724ba675SRob Herring}; 201*724ba675SRob Herring 202*724ba675SRob Herring&usbotg2 { 203*724ba675SRob Herring dr_mode = "host"; 204*724ba675SRob Herring disable-over-current; 205*724ba675SRob Herring vbus-supply = <®_5v>; 206*724ba675SRob Herring status = "okay"; 207*724ba675SRob Herring}; 208*724ba675SRob Herring 209*724ba675SRob Herring&usdhc1 { 210*724ba675SRob Herring pinctrl-names = "default"; 211*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc1>; 212*724ba675SRob Herring cd-gpios = <&gpio1 19 GPIO_ACTIVE_LOW>; 213*724ba675SRob Herring keep-power-in-suspend; 214*724ba675SRob Herring wakeup-source; 215*724ba675SRob Herring vmmc-supply = <®_3v3>; 216*724ba675SRob Herring voltage-ranges = <3300 3300>; 217*724ba675SRob Herring no-1-8-v; 218*724ba675SRob Herring status = "okay"; 219*724ba675SRob Herring}; 220*724ba675SRob Herring 221*724ba675SRob Herring&usdhc2 { 222*724ba675SRob Herring pinctrl-names = "default", "state_100mhz", "state_200mhz"; 223*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc2>; 224*724ba675SRob Herring pinctrl-1 = <&pinctrl_usdhc2_100mhz>; 225*724ba675SRob Herring pinctrl-2 = <&pinctrl_usdhc2_200mhz>; 226*724ba675SRob Herring non-removable; 227*724ba675SRob Herring keep-power-in-suspend; 228*724ba675SRob Herring wakeup-source; 229*724ba675SRob Herring vmmc-supply = <®_3v3>; 230*724ba675SRob Herring voltage-ranges = <3300 3300>; 231*724ba675SRob Herring no-1-8-v; 232*724ba675SRob Herring status = "okay"; 233*724ba675SRob Herring}; 234*724ba675SRob Herring 235*724ba675SRob Herring&iomuxc { 236*724ba675SRob Herring pinctrl-0 = <&pinctrl_reset_out &pinctrl_gpio>; 237*724ba675SRob Herring 238*724ba675SRob Herring pinctrl_adc1: adc1grp { 239*724ba675SRob Herring fsl,pins = < 240*724ba675SRob Herring MX6UL_PAD_GPIO1_IO02__GPIO1_IO02 0xb0 241*724ba675SRob Herring MX6UL_PAD_GPIO1_IO03__GPIO1_IO03 0xb0 242*724ba675SRob Herring MX6UL_PAD_GPIO1_IO08__GPIO1_IO08 0xb0 243*724ba675SRob Herring >; 244*724ba675SRob Herring }; 245*724ba675SRob Herring 246*724ba675SRob Herring pinctrl_ecspi1: ecspi1grp { 247*724ba675SRob Herring fsl,pins = < 248*724ba675SRob Herring MX6UL_PAD_CSI_DATA07__ECSPI1_MISO 0x100b1 249*724ba675SRob Herring MX6UL_PAD_CSI_DATA06__ECSPI1_MOSI 0x100b1 250*724ba675SRob Herring MX6UL_PAD_CSI_DATA04__ECSPI1_SCLK 0x100b1 251*724ba675SRob Herring MX6UL_PAD_CSI_DATA05__GPIO4_IO26 0x100b1 /* ECSPI1-CS1 */ 252*724ba675SRob Herring >; 253*724ba675SRob Herring }; 254*724ba675SRob Herring 255*724ba675SRob Herring pinctrl_enet2: enet2grp { 256*724ba675SRob Herring fsl,pins = < 257*724ba675SRob Herring MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN 0x1b0b0 258*724ba675SRob Herring MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER 0x1b0b0 259*724ba675SRob Herring MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00 0x1b0b0 260*724ba675SRob Herring MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01 0x1b0b0 261*724ba675SRob Herring MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN 0x1b0b0 262*724ba675SRob Herring MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00 0x1b0b0 263*724ba675SRob Herring MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01 0x1b0b0 264*724ba675SRob Herring MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 0x4001b009 265*724ba675SRob Herring >; 266*724ba675SRob Herring }; 267*724ba675SRob Herring 268*724ba675SRob Herring pinctrl_enet2_mdio: enet2mdiogrp { 269*724ba675SRob Herring fsl,pins = < 270*724ba675SRob Herring MX6UL_PAD_GPIO1_IO07__ENET2_MDC 0x1b0b0 271*724ba675SRob Herring MX6UL_PAD_GPIO1_IO06__ENET2_MDIO 0x1b0b0 272*724ba675SRob Herring >; 273*724ba675SRob Herring }; 274*724ba675SRob Herring 275*724ba675SRob Herring pinctrl_flexcan2: flexcan2grp { 276*724ba675SRob Herring fsl,pins = < 277*724ba675SRob Herring MX6UL_PAD_UART2_RTS_B__FLEXCAN2_RX 0x1b020 278*724ba675SRob Herring MX6UL_PAD_UART2_CTS_B__FLEXCAN2_TX 0x1b020 279*724ba675SRob Herring >; 280*724ba675SRob Herring }; 281*724ba675SRob Herring 282*724ba675SRob Herring pinctrl_gpio: gpiogrp { 283*724ba675SRob Herring fsl,pins = < 284*724ba675SRob Herring MX6UL_PAD_SNVS_TAMPER5__GPIO5_IO05 0x1b0b0 /* DOUT1 */ 285*724ba675SRob Herring MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x1b0b0 /* DIN1 */ 286*724ba675SRob Herring MX6UL_PAD_SNVS_TAMPER1__GPIO5_IO01 0x1b0b0 /* DOUT2 */ 287*724ba675SRob Herring MX6UL_PAD_SNVS_TAMPER0__GPIO5_IO00 0x1b0b0 /* DIN2 */ 288*724ba675SRob Herring >; 289*724ba675SRob Herring }; 290*724ba675SRob Herring 291*724ba675SRob Herring pinctrl_gpio_leds: gpioledsgrp { 292*724ba675SRob Herring fsl,pins = < 293*724ba675SRob Herring MX6UL_PAD_UART5_TX_DATA__GPIO1_IO30 0x1b0b0 /* LED H14 */ 294*724ba675SRob Herring MX6UL_PAD_SNVS_TAMPER3__GPIO5_IO03 0x1b0b0 /* LED H15 */ 295*724ba675SRob Herring MX6UL_PAD_SNVS_TAMPER2__GPIO5_IO02 0x1b0b0 /* LED H16 */ 296*724ba675SRob Herring >; 297*724ba675SRob Herring }; 298*724ba675SRob Herring 299*724ba675SRob Herring pinctrl_i2c1: i2c1grp { 300*724ba675SRob Herring fsl,pins = < 301*724ba675SRob Herring MX6UL_PAD_CSI_PIXCLK__I2C1_SCL 0x4001b8b0 302*724ba675SRob Herring MX6UL_PAD_CSI_MCLK__I2C1_SDA 0x4001b8b0 303*724ba675SRob Herring >; 304*724ba675SRob Herring }; 305*724ba675SRob Herring 306*724ba675SRob Herring pinctrl_i2c4: i2c4grp { 307*724ba675SRob Herring fsl,pins = < 308*724ba675SRob Herring MX6UL_PAD_UART2_TX_DATA__I2C4_SCL 0x4001f8b0 309*724ba675SRob Herring MX6UL_PAD_UART2_RX_DATA__I2C4_SDA 0x4001f8b0 310*724ba675SRob Herring >; 311*724ba675SRob Herring }; 312*724ba675SRob Herring 313*724ba675SRob Herring pinctrl_pwm8: pwm8grp { 314*724ba675SRob Herring fsl,pins = < 315*724ba675SRob Herring MX6UL_PAD_CSI_HSYNC__PWM8_OUT 0x110b0 316*724ba675SRob Herring >; 317*724ba675SRob Herring }; 318*724ba675SRob Herring 319*724ba675SRob Herring pinctrl_uart1: uart1grp { 320*724ba675SRob Herring fsl,pins = < 321*724ba675SRob Herring MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX 0x1b0b1 322*724ba675SRob Herring MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX 0x1b0b1 323*724ba675SRob Herring >; 324*724ba675SRob Herring }; 325*724ba675SRob Herring 326*724ba675SRob Herring pinctrl_uart2: uart2grp { 327*724ba675SRob Herring fsl,pins = < 328*724ba675SRob Herring MX6UL_PAD_NAND_DATA04__UART2_DCE_TX 0x1b0b1 329*724ba675SRob Herring MX6UL_PAD_NAND_DATA05__UART2_DCE_RX 0x1b0b1 330*724ba675SRob Herring MX6UL_PAD_NAND_DATA06__UART2_DCE_CTS 0x1b0b1 331*724ba675SRob Herring /* 332*724ba675SRob Herring * mux unused RTS to make sure it doesn't cause 333*724ba675SRob Herring * any interrupts when it is undefined 334*724ba675SRob Herring */ 335*724ba675SRob Herring MX6UL_PAD_NAND_DATA07__UART2_DCE_RTS 0x1b0b1 336*724ba675SRob Herring >; 337*724ba675SRob Herring }; 338*724ba675SRob Herring 339*724ba675SRob Herring pinctrl_uart3: uart3grp { 340*724ba675SRob Herring fsl,pins = < 341*724ba675SRob Herring MX6UL_PAD_UART3_TX_DATA__UART3_DCE_TX 0x1b0b1 342*724ba675SRob Herring MX6UL_PAD_UART3_RX_DATA__UART3_DCE_RX 0x1b0b1 343*724ba675SRob Herring MX6UL_PAD_UART3_CTS_B__UART3_DCE_CTS 0x1b0b1 344*724ba675SRob Herring MX6UL_PAD_UART3_RTS_B__UART3_DCE_RTS 0x1b0b1 345*724ba675SRob Herring >; 346*724ba675SRob Herring }; 347*724ba675SRob Herring 348*724ba675SRob Herring pinctrl_uart4: uart4grp { 349*724ba675SRob Herring fsl,pins = < 350*724ba675SRob Herring MX6UL_PAD_UART4_TX_DATA__UART4_DCE_TX 0x1b0b1 351*724ba675SRob Herring MX6UL_PAD_UART4_RX_DATA__UART4_DCE_RX 0x1b0b1 352*724ba675SRob Herring >; 353*724ba675SRob Herring }; 354*724ba675SRob Herring 355*724ba675SRob Herring pinctrl_usbotg1: usbotg1 { 356*724ba675SRob Herring fsl,pins = < 357*724ba675SRob Herring MX6UL_PAD_GPIO1_IO04__GPIO1_IO04 0x1b0b0 358*724ba675SRob Herring >; 359*724ba675SRob Herring }; 360*724ba675SRob Herring 361*724ba675SRob Herring pinctrl_usdhc1: usdhc1grp { 362*724ba675SRob Herring fsl,pins = < 363*724ba675SRob Herring MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x17059 364*724ba675SRob Herring MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x10059 365*724ba675SRob Herring MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059 366*724ba675SRob Herring MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059 367*724ba675SRob Herring MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059 368*724ba675SRob Herring MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059 369*724ba675SRob Herring MX6UL_PAD_UART1_RTS_B__GPIO1_IO19 0x100b1 /* SD1_CD */ 370*724ba675SRob Herring >; 371*724ba675SRob Herring }; 372*724ba675SRob Herring 373*724ba675SRob Herring pinctrl_usdhc2: usdhc2grp { 374*724ba675SRob Herring fsl,pins = < 375*724ba675SRob Herring MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x10059 376*724ba675SRob Herring MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x17059 377*724ba675SRob Herring MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x17059 378*724ba675SRob Herring MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x17059 379*724ba675SRob Herring MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x17059 380*724ba675SRob Herring MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x17059 381*724ba675SRob Herring >; 382*724ba675SRob Herring }; 383*724ba675SRob Herring 384*724ba675SRob Herring pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp { 385*724ba675SRob Herring fsl,pins = < 386*724ba675SRob Herring MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x100b9 387*724ba675SRob Herring MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x170b9 388*724ba675SRob Herring MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x170b9 389*724ba675SRob Herring MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x170b9 390*724ba675SRob Herring MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x170b9 391*724ba675SRob Herring MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x170b9 392*724ba675SRob Herring >; 393*724ba675SRob Herring }; 394*724ba675SRob Herring 395*724ba675SRob Herring pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp { 396*724ba675SRob Herring fsl,pins = < 397*724ba675SRob Herring MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x100f9 398*724ba675SRob Herring MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x170f9 399*724ba675SRob Herring MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x170f9 400*724ba675SRob Herring MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x170f9 401*724ba675SRob Herring MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x170f9 402*724ba675SRob Herring MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x170f9 403*724ba675SRob Herring >; 404*724ba675SRob Herring }; 405*724ba675SRob Herring}; 406