1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 2*724ba675SRob Herring// 3*724ba675SRob Herring// Copyright (C) 2014 Freescale Semiconductor, Inc. 4*724ba675SRob Herring 5*724ba675SRob Herring/dts-v1/; 6*724ba675SRob Herring 7*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 8*724ba675SRob Herring#include <dt-bindings/input/input.h> 9*724ba675SRob Herring#include "imx6sx.dtsi" 10*724ba675SRob Herring 11*724ba675SRob Herring/ { 12*724ba675SRob Herring model = "Freescale i.MX6 SoloX SDB Board"; 13*724ba675SRob Herring compatible = "fsl,imx6sx-sdb", "fsl,imx6sx"; 14*724ba675SRob Herring 15*724ba675SRob Herring chosen { 16*724ba675SRob Herring stdout-path = &uart1; 17*724ba675SRob Herring }; 18*724ba675SRob Herring 19*724ba675SRob Herring memory@80000000 { 20*724ba675SRob Herring device_type = "memory"; 21*724ba675SRob Herring reg = <0x80000000 0x40000000>; 22*724ba675SRob Herring }; 23*724ba675SRob Herring 24*724ba675SRob Herring backlight_display: backlight-display { 25*724ba675SRob Herring compatible = "pwm-backlight"; 26*724ba675SRob Herring pwms = <&pwm3 0 5000000>; 27*724ba675SRob Herring brightness-levels = <0 4 8 16 32 64 128 255>; 28*724ba675SRob Herring default-brightness-level = <6>; 29*724ba675SRob Herring }; 30*724ba675SRob Herring 31*724ba675SRob Herring gpio-keys { 32*724ba675SRob Herring compatible = "gpio-keys"; 33*724ba675SRob Herring pinctrl-names = "default"; 34*724ba675SRob Herring pinctrl-0 = <&pinctrl_gpio_keys>; 35*724ba675SRob Herring 36*724ba675SRob Herring volume-up { 37*724ba675SRob Herring label = "Volume Up"; 38*724ba675SRob Herring gpios = <&gpio1 18 GPIO_ACTIVE_LOW>; 39*724ba675SRob Herring linux,code = <KEY_VOLUMEUP>; 40*724ba675SRob Herring wakeup-source; 41*724ba675SRob Herring }; 42*724ba675SRob Herring 43*724ba675SRob Herring volume-down { 44*724ba675SRob Herring label = "Volume Down"; 45*724ba675SRob Herring gpios = <&gpio1 19 GPIO_ACTIVE_LOW>; 46*724ba675SRob Herring linux,code = <KEY_VOLUMEDOWN>; 47*724ba675SRob Herring wakeup-source; 48*724ba675SRob Herring }; 49*724ba675SRob Herring }; 50*724ba675SRob Herring 51*724ba675SRob Herring vcc_sd3: regulator-vcc-sd3 { 52*724ba675SRob Herring compatible = "regulator-fixed"; 53*724ba675SRob Herring pinctrl-names = "default"; 54*724ba675SRob Herring pinctrl-0 = <&pinctrl_vcc_sd3>; 55*724ba675SRob Herring regulator-name = "VCC_SD3"; 56*724ba675SRob Herring regulator-min-microvolt = <3000000>; 57*724ba675SRob Herring regulator-max-microvolt = <3000000>; 58*724ba675SRob Herring gpio = <&gpio2 11 GPIO_ACTIVE_HIGH>; 59*724ba675SRob Herring enable-active-high; 60*724ba675SRob Herring }; 61*724ba675SRob Herring 62*724ba675SRob Herring reg_usb_otg1_vbus: regulator-usb-otg1-vbus { 63*724ba675SRob Herring compatible = "regulator-fixed"; 64*724ba675SRob Herring pinctrl-names = "default"; 65*724ba675SRob Herring pinctrl-0 = <&pinctrl_usb_otg1>; 66*724ba675SRob Herring regulator-name = "usb_otg1_vbus"; 67*724ba675SRob Herring regulator-min-microvolt = <5000000>; 68*724ba675SRob Herring regulator-max-microvolt = <5000000>; 69*724ba675SRob Herring gpio = <&gpio1 9 GPIO_ACTIVE_HIGH>; 70*724ba675SRob Herring enable-active-high; 71*724ba675SRob Herring }; 72*724ba675SRob Herring 73*724ba675SRob Herring reg_usb_otg2_vbus: regulator-usb-otg2-vbus { 74*724ba675SRob Herring compatible = "regulator-fixed"; 75*724ba675SRob Herring pinctrl-names = "default"; 76*724ba675SRob Herring pinctrl-0 = <&pinctrl_usb_otg2>; 77*724ba675SRob Herring regulator-name = "usb_otg2_vbus"; 78*724ba675SRob Herring regulator-min-microvolt = <5000000>; 79*724ba675SRob Herring regulator-max-microvolt = <5000000>; 80*724ba675SRob Herring gpio = <&gpio1 12 GPIO_ACTIVE_HIGH>; 81*724ba675SRob Herring enable-active-high; 82*724ba675SRob Herring }; 83*724ba675SRob Herring 84*724ba675SRob Herring reg_psu_5v: regulator-psu-5v { 85*724ba675SRob Herring compatible = "regulator-fixed"; 86*724ba675SRob Herring regulator-name = "PSU-5V0"; 87*724ba675SRob Herring regulator-min-microvolt = <5000000>; 88*724ba675SRob Herring regulator-max-microvolt = <5000000>; 89*724ba675SRob Herring }; 90*724ba675SRob Herring 91*724ba675SRob Herring reg_lcd_3v3: regulator-lcd-3v3 { 92*724ba675SRob Herring compatible = "regulator-fixed"; 93*724ba675SRob Herring regulator-name = "lcd-3v3"; 94*724ba675SRob Herring gpio = <&gpio3 27 0>; 95*724ba675SRob Herring enable-active-high; 96*724ba675SRob Herring }; 97*724ba675SRob Herring 98*724ba675SRob Herring reg_peri_3v3: regulator-peri-3v3 { 99*724ba675SRob Herring compatible = "regulator-fixed"; 100*724ba675SRob Herring pinctrl-names = "default"; 101*724ba675SRob Herring pinctrl-0 = <&pinctrl_peri_3v3>; 102*724ba675SRob Herring regulator-name = "peri_3v3"; 103*724ba675SRob Herring regulator-min-microvolt = <3300000>; 104*724ba675SRob Herring regulator-max-microvolt = <3300000>; 105*724ba675SRob Herring gpio = <&gpio4 16 GPIO_ACTIVE_HIGH>; 106*724ba675SRob Herring enable-active-high; 107*724ba675SRob Herring regulator-always-on; 108*724ba675SRob Herring }; 109*724ba675SRob Herring 110*724ba675SRob Herring reg_enet_3v3: regulator-enet-3v3 { 111*724ba675SRob Herring compatible = "regulator-fixed"; 112*724ba675SRob Herring pinctrl-names = "default"; 113*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet_3v3>; 114*724ba675SRob Herring regulator-name = "enet_3v3"; 115*724ba675SRob Herring regulator-min-microvolt = <3300000>; 116*724ba675SRob Herring regulator-max-microvolt = <3300000>; 117*724ba675SRob Herring gpio = <&gpio2 6 GPIO_ACTIVE_LOW>; 118*724ba675SRob Herring regulator-boot-on; 119*724ba675SRob Herring regulator-always-on; 120*724ba675SRob Herring }; 121*724ba675SRob Herring 122*724ba675SRob Herring reg_pcie_gpio: regulator-pcie-gpio { 123*724ba675SRob Herring compatible = "regulator-fixed"; 124*724ba675SRob Herring pinctrl-names = "default"; 125*724ba675SRob Herring pinctrl-0 = <&pinctrl_pcie_reg>; 126*724ba675SRob Herring regulator-name = "MPCIE_3V3"; 127*724ba675SRob Herring regulator-min-microvolt = <3300000>; 128*724ba675SRob Herring regulator-max-microvolt = <3300000>; 129*724ba675SRob Herring gpio = <&gpio2 1 GPIO_ACTIVE_HIGH>; 130*724ba675SRob Herring enable-active-high; 131*724ba675SRob Herring }; 132*724ba675SRob Herring 133*724ba675SRob Herring reg_lcd_5v: regulator-lcd-5v { 134*724ba675SRob Herring compatible = "regulator-fixed"; 135*724ba675SRob Herring regulator-name = "lcd-5v0"; 136*724ba675SRob Herring regulator-min-microvolt = <5000000>; 137*724ba675SRob Herring regulator-max-microvolt = <5000000>; 138*724ba675SRob Herring }; 139*724ba675SRob Herring 140*724ba675SRob Herring reg_can_en: regulator-can-en { 141*724ba675SRob Herring compatible = "regulator-fixed"; 142*724ba675SRob Herring regulator-name = "can-en"; 143*724ba675SRob Herring regulator-min-microvolt = <3300000>; 144*724ba675SRob Herring regulator-max-microvolt = <3300000>; 145*724ba675SRob Herring }; 146*724ba675SRob Herring 147*724ba675SRob Herring reg_can_stby: regulator-can-stby { 148*724ba675SRob Herring compatible = "regulator-fixed"; 149*724ba675SRob Herring regulator-name = "can-stby"; 150*724ba675SRob Herring regulator-min-microvolt = <3300000>; 151*724ba675SRob Herring regulator-max-microvolt = <3300000>; 152*724ba675SRob Herring }; 153*724ba675SRob Herring 154*724ba675SRob Herring sound { 155*724ba675SRob Herring compatible = "fsl,imx6sx-sdb-wm8962", "fsl,imx-audio-wm8962"; 156*724ba675SRob Herring pinctrl-names = "default"; 157*724ba675SRob Herring pinctrl-0 = <&pinctrl_hp>; 158*724ba675SRob Herring model = "wm8962-audio"; 159*724ba675SRob Herring ssi-controller = <&ssi2>; 160*724ba675SRob Herring audio-codec = <&codec>; 161*724ba675SRob Herring audio-routing = 162*724ba675SRob Herring "Headphone Jack", "HPOUTL", 163*724ba675SRob Herring "Headphone Jack", "HPOUTR", 164*724ba675SRob Herring "Ext Spk", "SPKOUTL", 165*724ba675SRob Herring "Ext Spk", "SPKOUTR", 166*724ba675SRob Herring "AMIC", "MICBIAS", 167*724ba675SRob Herring "IN3R", "AMIC"; 168*724ba675SRob Herring mux-int-port = <2>; 169*724ba675SRob Herring mux-ext-port = <6>; 170*724ba675SRob Herring hp-det-gpio = <&gpio1 17 GPIO_ACTIVE_LOW>; 171*724ba675SRob Herring }; 172*724ba675SRob Herring 173*724ba675SRob Herring panel { 174*724ba675SRob Herring compatible = "sii,43wvf1g"; 175*724ba675SRob Herring backlight = <&backlight_display>; 176*724ba675SRob Herring dvdd-supply = <®_lcd_3v3>; 177*724ba675SRob Herring avdd-supply = <®_lcd_5v>; 178*724ba675SRob Herring 179*724ba675SRob Herring port { 180*724ba675SRob Herring panel_in: endpoint { 181*724ba675SRob Herring remote-endpoint = <&display_out>; 182*724ba675SRob Herring }; 183*724ba675SRob Herring }; 184*724ba675SRob Herring }; 185*724ba675SRob Herring 186*724ba675SRob Herring sound-spdif { 187*724ba675SRob Herring compatible = "fsl,imx-audio-spdif", 188*724ba675SRob Herring "fsl,imx6sx-sdb-spdif"; 189*724ba675SRob Herring model = "imx-spdif"; 190*724ba675SRob Herring spdif-controller = <&spdif>; 191*724ba675SRob Herring spdif-out; 192*724ba675SRob Herring }; 193*724ba675SRob Herring 194*724ba675SRob Herring}; 195*724ba675SRob Herring 196*724ba675SRob Herring&audmux { 197*724ba675SRob Herring pinctrl-names = "default"; 198*724ba675SRob Herring pinctrl-0 = <&pinctrl_audmux>; 199*724ba675SRob Herring status = "okay"; 200*724ba675SRob Herring}; 201*724ba675SRob Herring 202*724ba675SRob Herring&fec1 { 203*724ba675SRob Herring pinctrl-names = "default"; 204*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet1>; 205*724ba675SRob Herring phy-supply = <®_enet_3v3>; 206*724ba675SRob Herring phy-mode = "rgmii-id"; 207*724ba675SRob Herring phy-handle = <ðphy1>; 208*724ba675SRob Herring phy-reset-gpios = <&gpio2 7 GPIO_ACTIVE_LOW>; 209*724ba675SRob Herring fsl,magic-packet; 210*724ba675SRob Herring status = "okay"; 211*724ba675SRob Herring 212*724ba675SRob Herring mdio { 213*724ba675SRob Herring #address-cells = <1>; 214*724ba675SRob Herring #size-cells = <0>; 215*724ba675SRob Herring 216*724ba675SRob Herring ethphy1: ethernet-phy@1 { 217*724ba675SRob Herring reg = <1>; 218*724ba675SRob Herring }; 219*724ba675SRob Herring 220*724ba675SRob Herring ethphy2: ethernet-phy@2 { 221*724ba675SRob Herring reg = <2>; 222*724ba675SRob Herring }; 223*724ba675SRob Herring }; 224*724ba675SRob Herring}; 225*724ba675SRob Herring 226*724ba675SRob Herring&fec2 { 227*724ba675SRob Herring pinctrl-names = "default"; 228*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet2>; 229*724ba675SRob Herring phy-mode = "rgmii-id"; 230*724ba675SRob Herring phy-handle = <ðphy2>; 231*724ba675SRob Herring fsl,magic-packet; 232*724ba675SRob Herring status = "okay"; 233*724ba675SRob Herring}; 234*724ba675SRob Herring 235*724ba675SRob Herring&flexcan1 { 236*724ba675SRob Herring pinctrl-names = "default"; 237*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan1>; 238*724ba675SRob Herring xceiver-supply = <®_can_stby>; 239*724ba675SRob Herring status = "okay"; 240*724ba675SRob Herring}; 241*724ba675SRob Herring 242*724ba675SRob Herring&flexcan2 { 243*724ba675SRob Herring pinctrl-names = "default"; 244*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan2>; 245*724ba675SRob Herring xceiver-supply = <®_can_stby>; 246*724ba675SRob Herring status = "okay"; 247*724ba675SRob Herring}; 248*724ba675SRob Herring 249*724ba675SRob Herring&i2c3 { 250*724ba675SRob Herring clock-frequency = <100000>; 251*724ba675SRob Herring pinctrl-names = "default"; 252*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c3>; 253*724ba675SRob Herring status = "okay"; 254*724ba675SRob Herring}; 255*724ba675SRob Herring 256*724ba675SRob Herring&i2c4 { 257*724ba675SRob Herring clock-frequency = <100000>; 258*724ba675SRob Herring pinctrl-names = "default"; 259*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c4>; 260*724ba675SRob Herring status = "okay"; 261*724ba675SRob Herring 262*724ba675SRob Herring codec: wm8962@1a { 263*724ba675SRob Herring compatible = "wlf,wm8962"; 264*724ba675SRob Herring reg = <0x1a>; 265*724ba675SRob Herring clocks = <&clks IMX6SX_CLK_AUDIO>; 266*724ba675SRob Herring DCVDD-supply = <&vgen4_reg>; 267*724ba675SRob Herring DBVDD-supply = <&vgen4_reg>; 268*724ba675SRob Herring AVDD-supply = <&vgen4_reg>; 269*724ba675SRob Herring CPVDD-supply = <&vgen4_reg>; 270*724ba675SRob Herring MICVDD-supply = <&vgen3_reg>; 271*724ba675SRob Herring PLLVDD-supply = <&vgen4_reg>; 272*724ba675SRob Herring SPKVDD1-supply = <®_psu_5v>; 273*724ba675SRob Herring SPKVDD2-supply = <®_psu_5v>; 274*724ba675SRob Herring }; 275*724ba675SRob Herring}; 276*724ba675SRob Herring 277*724ba675SRob Herring&pcie { 278*724ba675SRob Herring pinctrl-names = "default"; 279*724ba675SRob Herring pinctrl-0 = <&pinctrl_pcie>; 280*724ba675SRob Herring reset-gpio = <&gpio2 0 GPIO_ACTIVE_LOW>; 281*724ba675SRob Herring vpcie-supply = <®_pcie_gpio>; 282*724ba675SRob Herring status = "okay"; 283*724ba675SRob Herring}; 284*724ba675SRob Herring 285*724ba675SRob Herring&lcdif1 { 286*724ba675SRob Herring pinctrl-names = "default"; 287*724ba675SRob Herring pinctrl-0 = <&pinctrl_lcd>; 288*724ba675SRob Herring status = "okay"; 289*724ba675SRob Herring 290*724ba675SRob Herring port { 291*724ba675SRob Herring display_out: endpoint { 292*724ba675SRob Herring remote-endpoint = <&panel_in>; 293*724ba675SRob Herring }; 294*724ba675SRob Herring }; 295*724ba675SRob Herring}; 296*724ba675SRob Herring 297*724ba675SRob Herring&pwm3 { 298*724ba675SRob Herring #pwm-cells = <2>; 299*724ba675SRob Herring pinctrl-names = "default"; 300*724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm3>; 301*724ba675SRob Herring status = "okay"; 302*724ba675SRob Herring}; 303*724ba675SRob Herring 304*724ba675SRob Herring&snvs_poweroff { 305*724ba675SRob Herring status = "okay"; 306*724ba675SRob Herring}; 307*724ba675SRob Herring 308*724ba675SRob Herring&sai1 { 309*724ba675SRob Herring pinctrl-names = "default"; 310*724ba675SRob Herring pinctrl-0 = <&pinctrl_sai1>; 311*724ba675SRob Herring status = "disabled"; 312*724ba675SRob Herring}; 313*724ba675SRob Herring 314*724ba675SRob Herring&spdif { 315*724ba675SRob Herring pinctrl-names = "default"; 316*724ba675SRob Herring pinctrl-0 = <&pinctrl_spdif>; 317*724ba675SRob Herring assigned-clocks = <&clks IMX6SX_CLK_SPDIF_PODF>; 318*724ba675SRob Herring assigned-clock-rates = <24576000>; 319*724ba675SRob Herring status = "okay"; 320*724ba675SRob Herring}; 321*724ba675SRob Herring 322*724ba675SRob Herring&ssi2 { 323*724ba675SRob Herring status = "okay"; 324*724ba675SRob Herring}; 325*724ba675SRob Herring 326*724ba675SRob Herring&uart1 { 327*724ba675SRob Herring pinctrl-names = "default"; 328*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart1>; 329*724ba675SRob Herring status = "okay"; 330*724ba675SRob Herring}; 331*724ba675SRob Herring 332*724ba675SRob Herring&uart5 { /* for bluetooth */ 333*724ba675SRob Herring pinctrl-names = "default"; 334*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart5>; 335*724ba675SRob Herring uart-has-rtscts; 336*724ba675SRob Herring status = "okay"; 337*724ba675SRob Herring}; 338*724ba675SRob Herring 339*724ba675SRob Herring&usbotg1 { 340*724ba675SRob Herring vbus-supply = <®_usb_otg1_vbus>; 341*724ba675SRob Herring pinctrl-names = "default"; 342*724ba675SRob Herring pinctrl-0 = <&pinctrl_usb_otg1_id>; 343*724ba675SRob Herring status = "okay"; 344*724ba675SRob Herring}; 345*724ba675SRob Herring 346*724ba675SRob Herring&usbotg2 { 347*724ba675SRob Herring vbus-supply = <®_usb_otg2_vbus>; 348*724ba675SRob Herring dr_mode = "host"; 349*724ba675SRob Herring status = "okay"; 350*724ba675SRob Herring}; 351*724ba675SRob Herring 352*724ba675SRob Herring&usbphy1 { 353*724ba675SRob Herring fsl,tx-d-cal = <106>; 354*724ba675SRob Herring}; 355*724ba675SRob Herring 356*724ba675SRob Herring&usbphy2 { 357*724ba675SRob Herring fsl,tx-d-cal = <106>; 358*724ba675SRob Herring}; 359*724ba675SRob Herring 360*724ba675SRob Herring&usdhc2 { 361*724ba675SRob Herring pinctrl-names = "default"; 362*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc2>; 363*724ba675SRob Herring non-removable; 364*724ba675SRob Herring no-1-8-v; 365*724ba675SRob Herring keep-power-in-suspend; 366*724ba675SRob Herring wakeup-source; 367*724ba675SRob Herring status = "okay"; 368*724ba675SRob Herring}; 369*724ba675SRob Herring 370*724ba675SRob Herring&usdhc3 { 371*724ba675SRob Herring pinctrl-names = "default", "state_100mhz", "state_200mhz"; 372*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc3>; 373*724ba675SRob Herring pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 374*724ba675SRob Herring pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 375*724ba675SRob Herring bus-width = <8>; 376*724ba675SRob Herring cd-gpios = <&gpio2 10 GPIO_ACTIVE_LOW>; 377*724ba675SRob Herring wp-gpios = <&gpio2 15 GPIO_ACTIVE_HIGH>; 378*724ba675SRob Herring keep-power-in-suspend; 379*724ba675SRob Herring wakeup-source; 380*724ba675SRob Herring vmmc-supply = <&vcc_sd3>; 381*724ba675SRob Herring status = "okay"; 382*724ba675SRob Herring}; 383*724ba675SRob Herring 384*724ba675SRob Herring&usdhc4 { 385*724ba675SRob Herring pinctrl-names = "default"; 386*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc4>; 387*724ba675SRob Herring cd-gpios = <&gpio6 21 GPIO_ACTIVE_LOW>; 388*724ba675SRob Herring wp-gpios = <&gpio6 20 GPIO_ACTIVE_HIGH>; 389*724ba675SRob Herring status = "okay"; 390*724ba675SRob Herring}; 391*724ba675SRob Herring 392*724ba675SRob Herring&wdog1 { 393*724ba675SRob Herring pinctrl-names = "default"; 394*724ba675SRob Herring pinctrl-0 = <&pinctrl_wdog>; 395*724ba675SRob Herring fsl,ext-reset-output; 396*724ba675SRob Herring}; 397*724ba675SRob Herring 398*724ba675SRob Herring&iomuxc { 399*724ba675SRob Herring imx6x-sdb { 400*724ba675SRob Herring pinctrl_audmux: audmuxgrp { 401*724ba675SRob Herring fsl,pins = < 402*724ba675SRob Herring MX6SX_PAD_CSI_DATA00__AUDMUX_AUD6_TXC 0x130b0 403*724ba675SRob Herring MX6SX_PAD_CSI_DATA01__AUDMUX_AUD6_TXFS 0x130b0 404*724ba675SRob Herring MX6SX_PAD_CSI_HSYNC__AUDMUX_AUD6_TXD 0x120b0 405*724ba675SRob Herring MX6SX_PAD_CSI_VSYNC__AUDMUX_AUD6_RXD 0x130b0 406*724ba675SRob Herring MX6SX_PAD_CSI_PIXCLK__AUDMUX_MCLK 0x130b0 407*724ba675SRob Herring >; 408*724ba675SRob Herring }; 409*724ba675SRob Herring 410*724ba675SRob Herring pinctrl_enet1: enet1grp { 411*724ba675SRob Herring fsl,pins = < 412*724ba675SRob Herring MX6SX_PAD_ENET1_MDIO__ENET1_MDIO 0xa0b1 413*724ba675SRob Herring MX6SX_PAD_ENET1_MDC__ENET1_MDC 0xa0b1 414*724ba675SRob Herring MX6SX_PAD_RGMII1_TXC__ENET1_RGMII_TXC 0xa0b1 415*724ba675SRob Herring MX6SX_PAD_RGMII1_TD0__ENET1_TX_DATA_0 0xa0b1 416*724ba675SRob Herring MX6SX_PAD_RGMII1_TD1__ENET1_TX_DATA_1 0xa0b1 417*724ba675SRob Herring MX6SX_PAD_RGMII1_TD2__ENET1_TX_DATA_2 0xa0b1 418*724ba675SRob Herring MX6SX_PAD_RGMII1_TD3__ENET1_TX_DATA_3 0xa0b1 419*724ba675SRob Herring MX6SX_PAD_RGMII1_TX_CTL__ENET1_TX_EN 0xa0b1 420*724ba675SRob Herring MX6SX_PAD_RGMII1_RXC__ENET1_RX_CLK 0x3081 421*724ba675SRob Herring MX6SX_PAD_RGMII1_RD0__ENET1_RX_DATA_0 0x3081 422*724ba675SRob Herring MX6SX_PAD_RGMII1_RD1__ENET1_RX_DATA_1 0x3081 423*724ba675SRob Herring MX6SX_PAD_RGMII1_RD2__ENET1_RX_DATA_2 0x3081 424*724ba675SRob Herring MX6SX_PAD_RGMII1_RD3__ENET1_RX_DATA_3 0x3081 425*724ba675SRob Herring MX6SX_PAD_RGMII1_RX_CTL__ENET1_RX_EN 0x3081 426*724ba675SRob Herring MX6SX_PAD_ENET2_RX_CLK__ENET2_REF_CLK_25M 0x91 427*724ba675SRob Herring /* phy reset */ 428*724ba675SRob Herring MX6SX_PAD_ENET2_CRS__GPIO2_IO_7 0x10b0 429*724ba675SRob Herring >; 430*724ba675SRob Herring }; 431*724ba675SRob Herring 432*724ba675SRob Herring pinctrl_enet_3v3: enet3v3grp { 433*724ba675SRob Herring fsl,pins = < 434*724ba675SRob Herring MX6SX_PAD_ENET2_COL__GPIO2_IO_6 0x80000000 435*724ba675SRob Herring >; 436*724ba675SRob Herring }; 437*724ba675SRob Herring 438*724ba675SRob Herring pinctrl_enet2: enet2grp { 439*724ba675SRob Herring fsl,pins = < 440*724ba675SRob Herring MX6SX_PAD_RGMII2_TXC__ENET2_RGMII_TXC 0xa0b9 441*724ba675SRob Herring MX6SX_PAD_RGMII2_TD0__ENET2_TX_DATA_0 0xa0b1 442*724ba675SRob Herring MX6SX_PAD_RGMII2_TD1__ENET2_TX_DATA_1 0xa0b1 443*724ba675SRob Herring MX6SX_PAD_RGMII2_TD2__ENET2_TX_DATA_2 0xa0b1 444*724ba675SRob Herring MX6SX_PAD_RGMII2_TD3__ENET2_TX_DATA_3 0xa0b1 445*724ba675SRob Herring MX6SX_PAD_RGMII2_TX_CTL__ENET2_TX_EN 0xa0b1 446*724ba675SRob Herring MX6SX_PAD_RGMII2_RXC__ENET2_RX_CLK 0x3081 447*724ba675SRob Herring MX6SX_PAD_RGMII2_RD0__ENET2_RX_DATA_0 0x3081 448*724ba675SRob Herring MX6SX_PAD_RGMII2_RD1__ENET2_RX_DATA_1 0x3081 449*724ba675SRob Herring MX6SX_PAD_RGMII2_RD2__ENET2_RX_DATA_2 0x3081 450*724ba675SRob Herring MX6SX_PAD_RGMII2_RD3__ENET2_RX_DATA_3 0x3081 451*724ba675SRob Herring MX6SX_PAD_RGMII2_RX_CTL__ENET2_RX_EN 0x3081 452*724ba675SRob Herring >; 453*724ba675SRob Herring }; 454*724ba675SRob Herring 455*724ba675SRob Herring pinctrl_flexcan1: flexcan1grp { 456*724ba675SRob Herring fsl,pins = < 457*724ba675SRob Herring MX6SX_PAD_QSPI1B_DQS__CAN1_TX 0x1b020 458*724ba675SRob Herring MX6SX_PAD_QSPI1A_SS1_B__CAN1_RX 0x1b020 459*724ba675SRob Herring >; 460*724ba675SRob Herring }; 461*724ba675SRob Herring 462*724ba675SRob Herring pinctrl_flexcan2: flexcan2grp { 463*724ba675SRob Herring fsl,pins = < 464*724ba675SRob Herring MX6SX_PAD_QSPI1B_SS1_B__CAN2_RX 0x1b020 465*724ba675SRob Herring MX6SX_PAD_QSPI1A_DQS__CAN2_TX 0x1b020 466*724ba675SRob Herring >; 467*724ba675SRob Herring }; 468*724ba675SRob Herring 469*724ba675SRob Herring pinctrl_gpio_keys: gpio_keysgrp { 470*724ba675SRob Herring fsl,pins = < 471*724ba675SRob Herring MX6SX_PAD_CSI_DATA04__GPIO1_IO_18 0x17059 472*724ba675SRob Herring MX6SX_PAD_CSI_DATA05__GPIO1_IO_19 0x17059 473*724ba675SRob Herring >; 474*724ba675SRob Herring }; 475*724ba675SRob Herring 476*724ba675SRob Herring pinctrl_hp: hpgrp { 477*724ba675SRob Herring fsl,pins = < 478*724ba675SRob Herring MX6SX_PAD_CSI_DATA03__GPIO1_IO_17 0x17059 479*724ba675SRob Herring >; 480*724ba675SRob Herring }; 481*724ba675SRob Herring 482*724ba675SRob Herring pinctrl_i2c1: i2c1grp { 483*724ba675SRob Herring fsl,pins = < 484*724ba675SRob Herring MX6SX_PAD_GPIO1_IO01__I2C1_SDA 0x4001b8b1 485*724ba675SRob Herring MX6SX_PAD_GPIO1_IO00__I2C1_SCL 0x4001b8b1 486*724ba675SRob Herring >; 487*724ba675SRob Herring }; 488*724ba675SRob Herring 489*724ba675SRob Herring pinctrl_i2c3: i2c3grp { 490*724ba675SRob Herring fsl,pins = < 491*724ba675SRob Herring MX6SX_PAD_KEY_ROW4__I2C3_SDA 0x4001b8b1 492*724ba675SRob Herring MX6SX_PAD_KEY_COL4__I2C3_SCL 0x4001b8b1 493*724ba675SRob Herring >; 494*724ba675SRob Herring }; 495*724ba675SRob Herring 496*724ba675SRob Herring pinctrl_i2c4: i2c4grp { 497*724ba675SRob Herring fsl,pins = < 498*724ba675SRob Herring MX6SX_PAD_CSI_DATA07__I2C4_SDA 0x4001b8b1 499*724ba675SRob Herring MX6SX_PAD_CSI_DATA06__I2C4_SCL 0x4001b8b1 500*724ba675SRob Herring >; 501*724ba675SRob Herring }; 502*724ba675SRob Herring 503*724ba675SRob Herring pinctrl_lcd: lcdgrp { 504*724ba675SRob Herring fsl,pins = < 505*724ba675SRob Herring MX6SX_PAD_LCD1_DATA00__LCDIF1_DATA_0 0x4001b0b0 506*724ba675SRob Herring MX6SX_PAD_LCD1_DATA01__LCDIF1_DATA_1 0x4001b0b0 507*724ba675SRob Herring MX6SX_PAD_LCD1_DATA02__LCDIF1_DATA_2 0x4001b0b0 508*724ba675SRob Herring MX6SX_PAD_LCD1_DATA03__LCDIF1_DATA_3 0x4001b0b0 509*724ba675SRob Herring MX6SX_PAD_LCD1_DATA04__LCDIF1_DATA_4 0x4001b0b0 510*724ba675SRob Herring MX6SX_PAD_LCD1_DATA05__LCDIF1_DATA_5 0x4001b0b0 511*724ba675SRob Herring MX6SX_PAD_LCD1_DATA06__LCDIF1_DATA_6 0x4001b0b0 512*724ba675SRob Herring MX6SX_PAD_LCD1_DATA07__LCDIF1_DATA_7 0x4001b0b0 513*724ba675SRob Herring MX6SX_PAD_LCD1_DATA08__LCDIF1_DATA_8 0x4001b0b0 514*724ba675SRob Herring MX6SX_PAD_LCD1_DATA09__LCDIF1_DATA_9 0x4001b0b0 515*724ba675SRob Herring MX6SX_PAD_LCD1_DATA10__LCDIF1_DATA_10 0x4001b0b0 516*724ba675SRob Herring MX6SX_PAD_LCD1_DATA11__LCDIF1_DATA_11 0x4001b0b0 517*724ba675SRob Herring MX6SX_PAD_LCD1_DATA12__LCDIF1_DATA_12 0x4001b0b0 518*724ba675SRob Herring MX6SX_PAD_LCD1_DATA13__LCDIF1_DATA_13 0x4001b0b0 519*724ba675SRob Herring MX6SX_PAD_LCD1_DATA14__LCDIF1_DATA_14 0x4001b0b0 520*724ba675SRob Herring MX6SX_PAD_LCD1_DATA15__LCDIF1_DATA_15 0x4001b0b0 521*724ba675SRob Herring MX6SX_PAD_LCD1_DATA16__LCDIF1_DATA_16 0x4001b0b0 522*724ba675SRob Herring MX6SX_PAD_LCD1_DATA17__LCDIF1_DATA_17 0x4001b0b0 523*724ba675SRob Herring MX6SX_PAD_LCD1_DATA18__LCDIF1_DATA_18 0x4001b0b0 524*724ba675SRob Herring MX6SX_PAD_LCD1_DATA19__LCDIF1_DATA_19 0x4001b0b0 525*724ba675SRob Herring MX6SX_PAD_LCD1_DATA20__LCDIF1_DATA_20 0x4001b0b0 526*724ba675SRob Herring MX6SX_PAD_LCD1_DATA21__LCDIF1_DATA_21 0x4001b0b0 527*724ba675SRob Herring MX6SX_PAD_LCD1_DATA22__LCDIF1_DATA_22 0x4001b0b0 528*724ba675SRob Herring MX6SX_PAD_LCD1_DATA23__LCDIF1_DATA_23 0x4001b0b0 529*724ba675SRob Herring MX6SX_PAD_LCD1_CLK__LCDIF1_CLK 0x4001b0b0 530*724ba675SRob Herring MX6SX_PAD_LCD1_ENABLE__LCDIF1_ENABLE 0x4001b0b0 531*724ba675SRob Herring MX6SX_PAD_LCD1_VSYNC__LCDIF1_VSYNC 0x4001b0b0 532*724ba675SRob Herring MX6SX_PAD_LCD1_HSYNC__LCDIF1_HSYNC 0x4001b0b0 533*724ba675SRob Herring MX6SX_PAD_LCD1_RESET__GPIO3_IO_27 0x4001b0b0 534*724ba675SRob Herring >; 535*724ba675SRob Herring }; 536*724ba675SRob Herring 537*724ba675SRob Herring pinctrl_mqs: mqsgrp { 538*724ba675SRob Herring fsl,pins = < 539*724ba675SRob Herring MX6SX_PAD_SD2_CLK__MQS_RIGHT 0x120b0 540*724ba675SRob Herring MX6SX_PAD_SD2_CMD__MQS_LEFT 0x120b0 541*724ba675SRob Herring >; 542*724ba675SRob Herring }; 543*724ba675SRob Herring 544*724ba675SRob Herring pinctrl_pcie: pciegrp { 545*724ba675SRob Herring fsl,pins = < 546*724ba675SRob Herring MX6SX_PAD_ENET1_COL__GPIO2_IO_0 0x10b0 547*724ba675SRob Herring >; 548*724ba675SRob Herring }; 549*724ba675SRob Herring 550*724ba675SRob Herring pinctrl_pcie_reg: pciereggrp { 551*724ba675SRob Herring fsl,pins = < 552*724ba675SRob Herring MX6SX_PAD_ENET1_CRS__GPIO2_IO_1 0x10b0 553*724ba675SRob Herring >; 554*724ba675SRob Herring }; 555*724ba675SRob Herring 556*724ba675SRob Herring pinctrl_peri_3v3: peri3v3grp { 557*724ba675SRob Herring fsl,pins = < 558*724ba675SRob Herring MX6SX_PAD_QSPI1A_DATA0__GPIO4_IO_16 0x80000000 559*724ba675SRob Herring >; 560*724ba675SRob Herring }; 561*724ba675SRob Herring 562*724ba675SRob Herring pinctrl_pwm3: pwm3grp-1 { 563*724ba675SRob Herring fsl,pins = < 564*724ba675SRob Herring MX6SX_PAD_SD1_DATA2__PWM3_OUT 0x110b0 565*724ba675SRob Herring >; 566*724ba675SRob Herring }; 567*724ba675SRob Herring 568*724ba675SRob Herring pinctrl_qspi2: qspi2grp { 569*724ba675SRob Herring fsl,pins = < 570*724ba675SRob Herring MX6SX_PAD_NAND_WP_B__QSPI2_A_DATA_0 0x70f1 571*724ba675SRob Herring MX6SX_PAD_NAND_READY_B__QSPI2_A_DATA_1 0x70f1 572*724ba675SRob Herring MX6SX_PAD_NAND_CE0_B__QSPI2_A_DATA_2 0x70f1 573*724ba675SRob Herring MX6SX_PAD_NAND_CE1_B__QSPI2_A_DATA_3 0x70f1 574*724ba675SRob Herring MX6SX_PAD_NAND_CLE__QSPI2_A_SCLK 0x70f1 575*724ba675SRob Herring MX6SX_PAD_NAND_ALE__QSPI2_A_SS0_B 0x70f1 576*724ba675SRob Herring MX6SX_PAD_NAND_DATA01__QSPI2_B_DATA_0 0x70f1 577*724ba675SRob Herring MX6SX_PAD_NAND_DATA00__QSPI2_B_DATA_1 0x70f1 578*724ba675SRob Herring MX6SX_PAD_NAND_WE_B__QSPI2_B_DATA_2 0x70f1 579*724ba675SRob Herring MX6SX_PAD_NAND_RE_B__QSPI2_B_DATA_3 0x70f1 580*724ba675SRob Herring MX6SX_PAD_NAND_DATA02__QSPI2_B_SCLK 0x70f1 581*724ba675SRob Herring MX6SX_PAD_NAND_DATA03__QSPI2_B_SS0_B 0x70f1 582*724ba675SRob Herring >; 583*724ba675SRob Herring }; 584*724ba675SRob Herring 585*724ba675SRob Herring pinctrl_vcc_sd3: vccsd3grp { 586*724ba675SRob Herring fsl,pins = < 587*724ba675SRob Herring MX6SX_PAD_KEY_COL1__GPIO2_IO_11 0x17059 588*724ba675SRob Herring >; 589*724ba675SRob Herring }; 590*724ba675SRob Herring 591*724ba675SRob Herring pinctrl_sai1: sai1grp { 592*724ba675SRob Herring fsl,pins = < 593*724ba675SRob Herring MX6SX_PAD_CSI_DATA00__SAI1_TX_BCLK 0x130b0 594*724ba675SRob Herring MX6SX_PAD_CSI_DATA01__SAI1_TX_SYNC 0x130b0 595*724ba675SRob Herring MX6SX_PAD_CSI_HSYNC__SAI1_TX_DATA_0 0x120b0 596*724ba675SRob Herring MX6SX_PAD_CSI_VSYNC__SAI1_RX_DATA_0 0x130b0 597*724ba675SRob Herring MX6SX_PAD_CSI_PIXCLK__AUDMUX_MCLK 0x130b0 598*724ba675SRob Herring >; 599*724ba675SRob Herring }; 600*724ba675SRob Herring 601*724ba675SRob Herring pinctrl_spdif: spdifgrp { 602*724ba675SRob Herring fsl,pins = < 603*724ba675SRob Herring MX6SX_PAD_SD4_DATA4__SPDIF_OUT 0x1b0b0 604*724ba675SRob Herring >; 605*724ba675SRob Herring }; 606*724ba675SRob Herring 607*724ba675SRob Herring pinctrl_uart1: uart1grp { 608*724ba675SRob Herring fsl,pins = < 609*724ba675SRob Herring MX6SX_PAD_GPIO1_IO04__UART1_DCE_TX 0x1b0b1 610*724ba675SRob Herring MX6SX_PAD_GPIO1_IO05__UART1_DCE_RX 0x1b0b1 611*724ba675SRob Herring >; 612*724ba675SRob Herring }; 613*724ba675SRob Herring 614*724ba675SRob Herring pinctrl_uart5: uart5grp { 615*724ba675SRob Herring fsl,pins = < 616*724ba675SRob Herring MX6SX_PAD_KEY_ROW3__UART5_DCE_RX 0x1b0b1 617*724ba675SRob Herring MX6SX_PAD_KEY_COL3__UART5_DCE_TX 0x1b0b1 618*724ba675SRob Herring MX6SX_PAD_KEY_ROW2__UART5_DCE_CTS 0x1b0b1 619*724ba675SRob Herring MX6SX_PAD_KEY_COL2__UART5_DCE_RTS 0x1b0b1 620*724ba675SRob Herring >; 621*724ba675SRob Herring }; 622*724ba675SRob Herring 623*724ba675SRob Herring pinctrl_usb_otg1: usbotg1grp { 624*724ba675SRob Herring fsl,pins = < 625*724ba675SRob Herring MX6SX_PAD_GPIO1_IO09__GPIO1_IO_9 0x10b0 626*724ba675SRob Herring >; 627*724ba675SRob Herring }; 628*724ba675SRob Herring 629*724ba675SRob Herring pinctrl_usb_otg1_id: usbotg1idgrp { 630*724ba675SRob Herring fsl,pins = < 631*724ba675SRob Herring MX6SX_PAD_GPIO1_IO10__ANATOP_OTG1_ID 0x17059 632*724ba675SRob Herring >; 633*724ba675SRob Herring }; 634*724ba675SRob Herring 635*724ba675SRob Herring pinctrl_usb_otg2: usbot2ggrp { 636*724ba675SRob Herring fsl,pins = < 637*724ba675SRob Herring MX6SX_PAD_GPIO1_IO12__GPIO1_IO_12 0x10b0 638*724ba675SRob Herring >; 639*724ba675SRob Herring }; 640*724ba675SRob Herring 641*724ba675SRob Herring pinctrl_usdhc2: usdhc2grp { 642*724ba675SRob Herring fsl,pins = < 643*724ba675SRob Herring MX6SX_PAD_SD2_CMD__USDHC2_CMD 0x17059 644*724ba675SRob Herring MX6SX_PAD_SD2_CLK__USDHC2_CLK 0x10059 645*724ba675SRob Herring MX6SX_PAD_SD2_DATA0__USDHC2_DATA0 0x17059 646*724ba675SRob Herring MX6SX_PAD_SD2_DATA1__USDHC2_DATA1 0x17059 647*724ba675SRob Herring MX6SX_PAD_SD2_DATA2__USDHC2_DATA2 0x17059 648*724ba675SRob Herring MX6SX_PAD_SD2_DATA3__USDHC2_DATA3 0x17059 649*724ba675SRob Herring >; 650*724ba675SRob Herring }; 651*724ba675SRob Herring 652*724ba675SRob Herring pinctrl_usdhc3: usdhc3grp { 653*724ba675SRob Herring fsl,pins = < 654*724ba675SRob Herring MX6SX_PAD_SD3_CMD__USDHC3_CMD 0x17059 655*724ba675SRob Herring MX6SX_PAD_SD3_CLK__USDHC3_CLK 0x10059 656*724ba675SRob Herring MX6SX_PAD_SD3_DATA0__USDHC3_DATA0 0x17059 657*724ba675SRob Herring MX6SX_PAD_SD3_DATA1__USDHC3_DATA1 0x17059 658*724ba675SRob Herring MX6SX_PAD_SD3_DATA2__USDHC3_DATA2 0x17059 659*724ba675SRob Herring MX6SX_PAD_SD3_DATA3__USDHC3_DATA3 0x17059 660*724ba675SRob Herring MX6SX_PAD_SD3_DATA4__USDHC3_DATA4 0x17059 661*724ba675SRob Herring MX6SX_PAD_SD3_DATA5__USDHC3_DATA5 0x17059 662*724ba675SRob Herring MX6SX_PAD_SD3_DATA6__USDHC3_DATA6 0x17059 663*724ba675SRob Herring MX6SX_PAD_SD3_DATA7__USDHC3_DATA7 0x17059 664*724ba675SRob Herring MX6SX_PAD_KEY_COL0__GPIO2_IO_10 0x17059 /* CD */ 665*724ba675SRob Herring MX6SX_PAD_KEY_ROW0__GPIO2_IO_15 0x17059 /* WP */ 666*724ba675SRob Herring >; 667*724ba675SRob Herring }; 668*724ba675SRob Herring 669*724ba675SRob Herring pinctrl_usdhc3_100mhz: usdhc3grp-100mhz { 670*724ba675SRob Herring fsl,pins = < 671*724ba675SRob Herring MX6SX_PAD_SD3_CMD__USDHC3_CMD 0x170b9 672*724ba675SRob Herring MX6SX_PAD_SD3_CLK__USDHC3_CLK 0x100b9 673*724ba675SRob Herring MX6SX_PAD_SD3_DATA0__USDHC3_DATA0 0x170b9 674*724ba675SRob Herring MX6SX_PAD_SD3_DATA1__USDHC3_DATA1 0x170b9 675*724ba675SRob Herring MX6SX_PAD_SD3_DATA2__USDHC3_DATA2 0x170b9 676*724ba675SRob Herring MX6SX_PAD_SD3_DATA3__USDHC3_DATA3 0x170b9 677*724ba675SRob Herring MX6SX_PAD_SD3_DATA4__USDHC3_DATA4 0x170b9 678*724ba675SRob Herring MX6SX_PAD_SD3_DATA5__USDHC3_DATA5 0x170b9 679*724ba675SRob Herring MX6SX_PAD_SD3_DATA6__USDHC3_DATA6 0x170b9 680*724ba675SRob Herring MX6SX_PAD_SD3_DATA7__USDHC3_DATA7 0x170b9 681*724ba675SRob Herring >; 682*724ba675SRob Herring }; 683*724ba675SRob Herring 684*724ba675SRob Herring pinctrl_usdhc3_200mhz: usdhc3grp-200mhz { 685*724ba675SRob Herring fsl,pins = < 686*724ba675SRob Herring MX6SX_PAD_SD3_CMD__USDHC3_CMD 0x170f9 687*724ba675SRob Herring MX6SX_PAD_SD3_CLK__USDHC3_CLK 0x100f9 688*724ba675SRob Herring MX6SX_PAD_SD3_DATA0__USDHC3_DATA0 0x170f9 689*724ba675SRob Herring MX6SX_PAD_SD3_DATA1__USDHC3_DATA1 0x170f9 690*724ba675SRob Herring MX6SX_PAD_SD3_DATA2__USDHC3_DATA2 0x170f9 691*724ba675SRob Herring MX6SX_PAD_SD3_DATA3__USDHC3_DATA3 0x170f9 692*724ba675SRob Herring MX6SX_PAD_SD3_DATA4__USDHC3_DATA4 0x170f9 693*724ba675SRob Herring MX6SX_PAD_SD3_DATA5__USDHC3_DATA5 0x170f9 694*724ba675SRob Herring MX6SX_PAD_SD3_DATA6__USDHC3_DATA6 0x170f9 695*724ba675SRob Herring MX6SX_PAD_SD3_DATA7__USDHC3_DATA7 0x170f9 696*724ba675SRob Herring >; 697*724ba675SRob Herring }; 698*724ba675SRob Herring 699*724ba675SRob Herring pinctrl_usdhc4: usdhc4grp { 700*724ba675SRob Herring fsl,pins = < 701*724ba675SRob Herring MX6SX_PAD_SD4_CMD__USDHC4_CMD 0x17059 702*724ba675SRob Herring MX6SX_PAD_SD4_CLK__USDHC4_CLK 0x10059 703*724ba675SRob Herring MX6SX_PAD_SD4_DATA0__USDHC4_DATA0 0x17059 704*724ba675SRob Herring MX6SX_PAD_SD4_DATA1__USDHC4_DATA1 0x17059 705*724ba675SRob Herring MX6SX_PAD_SD4_DATA2__USDHC4_DATA2 0x17059 706*724ba675SRob Herring MX6SX_PAD_SD4_DATA3__USDHC4_DATA3 0x17059 707*724ba675SRob Herring MX6SX_PAD_SD4_DATA7__GPIO6_IO_21 0x17059 /* CD */ 708*724ba675SRob Herring MX6SX_PAD_SD4_DATA6__GPIO6_IO_20 0x17059 /* WP */ 709*724ba675SRob Herring >; 710*724ba675SRob Herring }; 711*724ba675SRob Herring 712*724ba675SRob Herring pinctrl_wdog: wdoggrp { 713*724ba675SRob Herring fsl,pins = < 714*724ba675SRob Herring MX6SX_PAD_GPIO1_IO13__WDOG1_WDOG_ANY 0x30b0 715*724ba675SRob Herring >; 716*724ba675SRob Herring }; 717*724ba675SRob Herring }; 718*724ba675SRob Herring}; 719