1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Copyright (C) 2016 Eckelmann AG. 4*724ba675SRob Herring * Copyright (C) 2013 Freescale Semiconductor, Inc. 5*724ba675SRob Herring */ 6*724ba675SRob Herring 7*724ba675SRob Herring/dts-v1/; 8*724ba675SRob Herring 9*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 10*724ba675SRob Herring 11*724ba675SRob Herring#include "imx6dl.dtsi" 12*724ba675SRob Herring 13*724ba675SRob Herring/ { 14*724ba675SRob Herring model = "Eckelmann CI 4X10 Board"; 15*724ba675SRob Herring compatible = "eckelmann,imx6dl-ci4x10", "fsl,imx6dl"; 16*724ba675SRob Herring 17*724ba675SRob Herring chosen { 18*724ba675SRob Herring stdout-path = &uart3; 19*724ba675SRob Herring }; 20*724ba675SRob Herring 21*724ba675SRob Herring memory@10000000 { 22*724ba675SRob Herring device_type = "memory"; 23*724ba675SRob Herring reg = <0x10000000 0x40000000>; 24*724ba675SRob Herring }; 25*724ba675SRob Herring 26*724ba675SRob Herring rmii_clk: clock-rmii { 27*724ba675SRob Herring /* This clock is provided by the phy (KSZ8091RNB) */ 28*724ba675SRob Herring compatible = "fixed-clock"; 29*724ba675SRob Herring #clock-cells = <0>; 30*724ba675SRob Herring clock-frequency = <50000000>; 31*724ba675SRob Herring clock-output-names = "enet_ref_pad"; 32*724ba675SRob Herring }; 33*724ba675SRob Herring 34*724ba675SRob Herring reg_usb_h1_vbus: regulator-usb-h1-vbus { 35*724ba675SRob Herring pinctrl-names = "default"; 36*724ba675SRob Herring pinctrl-0 = <&pinctrl_reg_usb_h1_vbus>; 37*724ba675SRob Herring compatible = "regulator-fixed"; 38*724ba675SRob Herring regulator-name = "usb_h1_vbus"; 39*724ba675SRob Herring regulator-min-microvolt = <5000000>; 40*724ba675SRob Herring regulator-max-microvolt = <5000000>; 41*724ba675SRob Herring gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>; 42*724ba675SRob Herring enable-active-high; 43*724ba675SRob Herring }; 44*724ba675SRob Herring 45*724ba675SRob Herring siox { 46*724ba675SRob Herring compatible = "eckelmann,siox-gpio"; 47*724ba675SRob Herring pinctrl-names = "default"; 48*724ba675SRob Herring pinctrl-0 = <&pinctrl_siox>; 49*724ba675SRob Herring din-gpios = <&gpio6 11 GPIO_ACTIVE_HIGH>; 50*724ba675SRob Herring dout-gpios = <&gpio6 8 GPIO_ACTIVE_HIGH>; 51*724ba675SRob Herring dclk-gpios = <&gpio6 9 GPIO_ACTIVE_HIGH>; 52*724ba675SRob Herring dld-gpios = <&gpio6 10 GPIO_ACTIVE_HIGH>; 53*724ba675SRob Herring }; 54*724ba675SRob Herring}; 55*724ba675SRob Herring 56*724ba675SRob Herring&can1 { 57*724ba675SRob Herring pinctrl-names = "default"; 58*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan1>; 59*724ba675SRob Herring status = "okay"; 60*724ba675SRob Herring}; 61*724ba675SRob Herring 62*724ba675SRob Herring&can2 { 63*724ba675SRob Herring pinctrl-names = "default"; 64*724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan2>; 65*724ba675SRob Herring status = "okay"; 66*724ba675SRob Herring}; 67*724ba675SRob Herring 68*724ba675SRob Herring&clks { 69*724ba675SRob Herring clocks = <&rmii_clk>; 70*724ba675SRob Herring clock-names = "enet_ref_pad"; 71*724ba675SRob Herring assigned-clocks = <&clks IMX6QDL_CLK_ENET_REF_SEL>; 72*724ba675SRob Herring assigned-clock-parents = <&rmii_clk>; 73*724ba675SRob Herring}; 74*724ba675SRob Herring 75*724ba675SRob Herring&ecspi2 { 76*724ba675SRob Herring pinctrl-names = "default"; 77*724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi2>; 78*724ba675SRob Herring cs-gpios = <&gpio5 12 GPIO_ACTIVE_LOW>; 79*724ba675SRob Herring status = "okay"; 80*724ba675SRob Herring 81*724ba675SRob Herring flash@0 { 82*724ba675SRob Herring compatible = "everspin,mr25h256"; 83*724ba675SRob Herring reg = <0>; 84*724ba675SRob Herring spi-max-frequency = <15000000>; 85*724ba675SRob Herring }; 86*724ba675SRob Herring}; 87*724ba675SRob Herring 88*724ba675SRob Herring&ecspi1 { 89*724ba675SRob Herring pinctrl-names = "default"; 90*724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi1>; 91*724ba675SRob Herring cs-gpios = <&gpio5 25 GPIO_ACTIVE_LOW>; 92*724ba675SRob Herring status = "okay"; 93*724ba675SRob Herring 94*724ba675SRob Herring tpm@0 { 95*724ba675SRob Herring compatible = "infineon,slb9670", "tcg,tpm_tis-spi"; 96*724ba675SRob Herring reg = <0>; 97*724ba675SRob Herring spi-max-frequency = <10000000>; 98*724ba675SRob Herring }; 99*724ba675SRob Herring}; 100*724ba675SRob Herring 101*724ba675SRob Herring&gpio2 { 102*724ba675SRob Herring gpio-line-names = "buzzer", "", "", "", "", "", "", "", 103*724ba675SRob Herring "", "", "", "", "", "", "", "", 104*724ba675SRob Herring "", "", "", "", "", "", "", "", 105*724ba675SRob Herring "", "", "", "", "", "", "", ""; 106*724ba675SRob Herring}; 107*724ba675SRob Herring 108*724ba675SRob Herring&gpio4 { 109*724ba675SRob Herring gpio-line-names = "", "", "", "", "", "", "", "in2", 110*724ba675SRob Herring "prio2", "prio1", "aux", "", "", "", "", "", 111*724ba675SRob Herring "", "", "", "", "", "", "", "", 112*724ba675SRob Herring "", "", "", "", "", "", "", ""; 113*724ba675SRob Herring}; 114*724ba675SRob Herring 115*724ba675SRob Herring&gpio6 { 116*724ba675SRob Herring gpio-line-names = "", "", "", "", "", "", "", "", 117*724ba675SRob Herring "", "", "", "", "", "", "", "in1", 118*724ba675SRob Herring "", "", "", "", "", "", "", "", 119*724ba675SRob Herring "", "", "", "", "", "", "", ""; 120*724ba675SRob Herring}; 121*724ba675SRob Herring 122*724ba675SRob Herring&i2c1 { 123*724ba675SRob Herring pinctrl-names = "default"; 124*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c1>; 125*724ba675SRob Herring status = "okay"; 126*724ba675SRob Herring 127*724ba675SRob Herring temperature-sensor@49 { 128*724ba675SRob Herring compatible = "ad,ad7414"; 129*724ba675SRob Herring reg = <0x49>; 130*724ba675SRob Herring }; 131*724ba675SRob Herring 132*724ba675SRob Herring rtc@51 { 133*724ba675SRob Herring compatible = "nxp,pcf2127"; 134*724ba675SRob Herring reg = <0x51>; 135*724ba675SRob Herring }; 136*724ba675SRob Herring}; 137*724ba675SRob Herring 138*724ba675SRob Herring&iomuxc { 139*724ba675SRob Herring pinctrl-names = "default"; 140*724ba675SRob Herring pinctrl-0 = <&pinctrl_hog>; 141*724ba675SRob Herring 142*724ba675SRob Herring pinctrl_hog: hog { 143*724ba675SRob Herring fsl,pins = < 144*724ba675SRob Herring MX6QDL_PAD_NANDF_D0__GPIO2_IO00 0x00000018 /* buzzer */ 145*724ba675SRob Herring MX6QDL_PAD_KEY_COL1__GPIO4_IO08 0x00000018 /* OUT_1 */ 146*724ba675SRob Herring MX6QDL_PAD_KEY_ROW1__GPIO4_IO09 0x00000018 /* OUT_2 */ 147*724ba675SRob Herring MX6QDL_PAD_KEY_COL2__GPIO4_IO10 0x00000018 /* OUT_3 */ 148*724ba675SRob Herring MX6QDL_PAD_NANDF_CS2__GPIO6_IO15 0x00000000 /* In1 */ 149*724ba675SRob Herring MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x00000000 /* In2 */ 150*724ba675SRob Herring MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x00000018 /* unused watchdog pin */ 151*724ba675SRob Herring MX6QDL_PAD_SD1_DAT2__GPIO1_IO19 0x00000018 /* unused watchdog pin */ 152*724ba675SRob Herring 153*724ba675SRob Herring >; 154*724ba675SRob Herring }; 155*724ba675SRob Herring 156*724ba675SRob Herring pinctrl_ecspi1: ecspi1grp { 157*724ba675SRob Herring fsl,pins = < 158*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT4__ECSPI1_SCLK 0x000100a0 159*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT5__ECSPI1_MOSI 0x000100a0 160*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT6__ECSPI1_MISO 0x000100a0 161*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT7__GPIO5_IO25 0x000100a0 162*724ba675SRob Herring >; 163*724ba675SRob Herring }; 164*724ba675SRob Herring 165*724ba675SRob Herring pinctrl_ecspi2: ecspi2grp { 166*724ba675SRob Herring fsl,pins = < 167*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT19__ECSPI2_SCLK 0x000100b1 168*724ba675SRob Herring MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x000100b1 169*724ba675SRob Herring MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x000100b1 170*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12 0x000100b1 171*724ba675SRob Herring >; 172*724ba675SRob Herring }; 173*724ba675SRob Herring 174*724ba675SRob Herring pinctrl_enet: enetgrp { 175*724ba675SRob Herring fsl,pins = < 176*724ba675SRob Herring MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 177*724ba675SRob Herring MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x0001b098 178*724ba675SRob Herring MX6QDL_PAD_ENET_MDC__ENET_MDC 0x0001b098 179*724ba675SRob Herring MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x0001b098 180*724ba675SRob Herring MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x0001b098 181*724ba675SRob Herring MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x0001b098 182*724ba675SRob Herring MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER 0x0001b0b0 183*724ba675SRob Herring MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x0001b0b0 184*724ba675SRob Herring MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x0001b0b0 185*724ba675SRob Herring MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x0001b0b0 186*724ba675SRob Herring MX6QDL_PAD_SD1_CMD__GPIO1_IO18 0x00000018 187*724ba675SRob Herring >; 188*724ba675SRob Herring }; 189*724ba675SRob Herring 190*724ba675SRob Herring pinctrl_flexcan1: flexcan1grp { 191*724ba675SRob Herring fsl,pins = < 192*724ba675SRob Herring MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x0001b020 193*724ba675SRob Herring MX6QDL_PAD_GPIO_8__FLEXCAN1_RX 0x0001b0b0 194*724ba675SRob Herring >; 195*724ba675SRob Herring }; 196*724ba675SRob Herring 197*724ba675SRob Herring pinctrl_flexcan2: flexcan2grp { 198*724ba675SRob Herring fsl,pins = < 199*724ba675SRob Herring MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x0001b020 200*724ba675SRob Herring MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x0001b0b0 201*724ba675SRob Herring >; 202*724ba675SRob Herring }; 203*724ba675SRob Herring 204*724ba675SRob Herring pinctrl_i2c1: i2c1grp { 205*724ba675SRob Herring fsl,pins = < 206*724ba675SRob Herring /* without SION i2c doesn't detect bus busy */ 207*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b820 208*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b820 209*724ba675SRob Herring >; 210*724ba675SRob Herring }; 211*724ba675SRob Herring 212*724ba675SRob Herring pinctrl_pcie: pciegrp { 213*724ba675SRob Herring fsl,pins = < 214*724ba675SRob Herring MX6QDL_PAD_SD1_CLK__GPIO1_IO20 0x00000018 215*724ba675SRob Herring >; 216*724ba675SRob Herring }; 217*724ba675SRob Herring 218*724ba675SRob Herring pinctrl_reg_usb_h1_vbus: reg_usb_h1_vbusgrp { 219*724ba675SRob Herring fsl,pins = < 220*724ba675SRob Herring MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x0001b0b0 221*724ba675SRob Herring >; 222*724ba675SRob Herring }; 223*724ba675SRob Herring 224*724ba675SRob Herring pinctrl_siox: sioxgrp { 225*724ba675SRob Herring fsl,pins = < 226*724ba675SRob Herring MX6QDL_PAD_NANDF_CS0__GPIO6_IO11 0x0001b010 /* DIN */ 227*724ba675SRob Herring MX6QDL_PAD_NANDF_ALE__GPIO6_IO08 0x0001b010 /* DOUT */ 228*724ba675SRob Herring MX6QDL_PAD_NANDF_WP_B__GPIO6_IO09 0x0001b010 /* DCLK */ 229*724ba675SRob Herring MX6QDL_PAD_NANDF_RB0__GPIO6_IO10 0x0001b010 /* DLD */ 230*724ba675SRob Herring >; 231*724ba675SRob Herring }; 232*724ba675SRob Herring 233*724ba675SRob Herring pinctrl_uart1_dte: uart1grp { 234*724ba675SRob Herring fsl,pins = < 235*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT11__UART1_TX_DATA 0x0001b010 236*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x0001b010 237*724ba675SRob Herring MX6QDL_PAD_EIM_D19__UART1_RTS_B 0x0001b010 238*724ba675SRob Herring MX6QDL_PAD_EIM_D20__UART1_CTS_B 0x0001b010 239*724ba675SRob Herring MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x0001b010 /* DCD */ 240*724ba675SRob Herring MX6QDL_PAD_EIM_D24__GPIO3_IO24 0x0001b010 /* DTR */ 241*724ba675SRob Herring MX6QDL_PAD_EIM_D25__GPIO3_IO25 0x0001b010 /* DSR */ 242*724ba675SRob Herring >; 243*724ba675SRob Herring }; 244*724ba675SRob Herring 245*724ba675SRob Herring pinctrl_uart2_dte: uart2grp { 246*724ba675SRob Herring fsl,pins = < 247*724ba675SRob Herring MX6QDL_PAD_EIM_D27__UART2_TX_DATA 0x0001b010 248*724ba675SRob Herring MX6QDL_PAD_EIM_D26__UART2_RX_DATA 0x0001b010 249*724ba675SRob Herring MX6QDL_PAD_EIM_D28__UART2_RTS_B 0x0001b010 250*724ba675SRob Herring MX6QDL_PAD_EIM_D29__UART2_CTS_B 0x0001b010 251*724ba675SRob Herring MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x0001b010 /* DCD */ 252*724ba675SRob Herring MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x0001b010 /* DTR */ 253*724ba675SRob Herring MX6QDL_PAD_NANDF_CS3__GPIO6_IO16 0x0001b010 /* DSR */ 254*724ba675SRob Herring >; 255*724ba675SRob Herring }; 256*724ba675SRob Herring 257*724ba675SRob Herring pinctrl_uart3_dce: uart3grp { 258*724ba675SRob Herring fsl,pins = < 259*724ba675SRob Herring MX6QDL_PAD_SD4_CLK__UART3_RX_DATA 0x0001b010 260*724ba675SRob Herring MX6QDL_PAD_SD4_CMD__UART3_TX_DATA 0x0001b010 261*724ba675SRob Herring >; 262*724ba675SRob Herring }; 263*724ba675SRob Herring 264*724ba675SRob Herring pinctrl_uart4_dce: uart4grp { 265*724ba675SRob Herring fsl,pins = < 266*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x0001b010 267*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x0001b010 268*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT17__GPIO6_IO03 0x0001b010 269*724ba675SRob Herring >; 270*724ba675SRob Herring }; 271*724ba675SRob Herring 272*724ba675SRob Herring pinctrl_uart5_dce: uart5grp { 273*724ba675SRob Herring fsl,pins = < 274*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT15__UART5_RX_DATA 0x0001b010 275*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT14__UART5_TX_DATA 0x0001b010 276*724ba675SRob Herring MX6QDL_PAD_CSI0_DAT19__GPIO6_IO05 0x0001b010 /* RTS */ 277*724ba675SRob Herring >; 278*724ba675SRob Herring }; 279*724ba675SRob Herring 280*724ba675SRob Herring pinctrl_usbh1: usbh1grp { 281*724ba675SRob Herring fsl,pins = < 282*724ba675SRob Herring MX6QDL_PAD_EIM_D30__USB_H1_OC 0x0001b0b0 283*724ba675SRob Herring >; 284*724ba675SRob Herring }; 285*724ba675SRob Herring 286*724ba675SRob Herring pinctrl_usdhc3: usdhc3grp { 287*724ba675SRob Herring fsl,pins = < 288*724ba675SRob Herring MX6QDL_PAD_SD3_CMD__SD3_CMD 0x00017059 289*724ba675SRob Herring MX6QDL_PAD_SD3_CLK__SD3_CLK 0x00010059 290*724ba675SRob Herring MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x00017059 291*724ba675SRob Herring MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x00017059 292*724ba675SRob Herring MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x00017059 293*724ba675SRob Herring MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x00017059 294*724ba675SRob Herring MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x00017059 295*724ba675SRob Herring MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x00017059 296*724ba675SRob Herring MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x00017059 297*724ba675SRob Herring MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x00017059 298*724ba675SRob Herring >; 299*724ba675SRob Herring }; 300*724ba675SRob Herring}; 301*724ba675SRob Herring 302*724ba675SRob Herring&fec { 303*724ba675SRob Herring pinctrl-names = "default"; 304*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet>; 305*724ba675SRob Herring phy-mode = "rmii"; 306*724ba675SRob Herring phy-reset-gpios = <&gpio1 18 GPIO_ACTIVE_LOW>; 307*724ba675SRob Herring phy-handle = <&phy>; 308*724ba675SRob Herring status = "okay"; 309*724ba675SRob Herring 310*724ba675SRob Herring mdio { 311*724ba675SRob Herring #address-cells = <1>; 312*724ba675SRob Herring #size-cells = <0>; 313*724ba675SRob Herring 314*724ba675SRob Herring phy: ethernet-phy@1 { 315*724ba675SRob Herring compatible = "ethernet-phy-ieee802.3-c22"; 316*724ba675SRob Herring reg = <1>; 317*724ba675SRob Herring }; 318*724ba675SRob Herring }; 319*724ba675SRob Herring}; 320*724ba675SRob Herring 321*724ba675SRob Herring&pcie { 322*724ba675SRob Herring pinctrl-names = "default"; 323*724ba675SRob Herring pinctrl-0 = <&pinctrl_pcie>; 324*724ba675SRob Herring reset-gpio = <&gpio1 20 GPIO_ACTIVE_LOW>; 325*724ba675SRob Herring status = "okay"; 326*724ba675SRob Herring}; 327*724ba675SRob Herring 328*724ba675SRob Herring&uart1 { 329*724ba675SRob Herring pinctrl-names = "default"; 330*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart1_dte>; 331*724ba675SRob Herring uart-has-rtscts; 332*724ba675SRob Herring fsl,dte-mode; 333*724ba675SRob Herring dcd-gpios = <&gpio3 23 GPIO_ACTIVE_LOW>; 334*724ba675SRob Herring dtr-gpios = <&gpio3 24 GPIO_ACTIVE_LOW>; 335*724ba675SRob Herring dsr-gpios = <&gpio3 25 GPIO_ACTIVE_LOW>; 336*724ba675SRob Herring status = "okay"; 337*724ba675SRob Herring}; 338*724ba675SRob Herring 339*724ba675SRob Herring&uart2 { 340*724ba675SRob Herring pinctrl-names = "default"; 341*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2_dte>; 342*724ba675SRob Herring uart-has-rtscts; 343*724ba675SRob Herring fsl,dte-mode; 344*724ba675SRob Herring dcd-gpios = <&gpio2 1 GPIO_ACTIVE_LOW>; 345*724ba675SRob Herring dtr-gpios = <&gpio7 13 GPIO_ACTIVE_LOW>; 346*724ba675SRob Herring dsr-gpios = <&gpio6 16 GPIO_ACTIVE_LOW>; 347*724ba675SRob Herring status = "okay"; 348*724ba675SRob Herring}; 349*724ba675SRob Herring 350*724ba675SRob Herring&uart3 { 351*724ba675SRob Herring pinctrl-names = "default"; 352*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart3_dce>; 353*724ba675SRob Herring status = "okay"; 354*724ba675SRob Herring}; 355*724ba675SRob Herring 356*724ba675SRob Herring&uart4 { 357*724ba675SRob Herring pinctrl-names = "default"; 358*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart4_dce>; 359*724ba675SRob Herring rts-gpios = <&gpio6 3 GPIO_ACTIVE_HIGH>; 360*724ba675SRob Herring status = "okay"; 361*724ba675SRob Herring}; 362*724ba675SRob Herring 363*724ba675SRob Herring&uart5 { 364*724ba675SRob Herring pinctrl-names = "default"; 365*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart5_dce>; 366*724ba675SRob Herring rts-gpios = <&gpio6 5 GPIO_ACTIVE_HIGH>; 367*724ba675SRob Herring status = "okay"; 368*724ba675SRob Herring}; 369*724ba675SRob Herring 370*724ba675SRob Herring&usbh1 { 371*724ba675SRob Herring pinctrl-names = "default"; 372*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbh1>; 373*724ba675SRob Herring vbus-supply = <®_usb_h1_vbus>; 374*724ba675SRob Herring status = "okay"; 375*724ba675SRob Herring}; 376*724ba675SRob Herring 377*724ba675SRob Herring&usbotg { 378*724ba675SRob Herring dr_mode = "peripheral"; 379*724ba675SRob Herring status = "okay"; 380*724ba675SRob Herring}; 381*724ba675SRob Herring 382*724ba675SRob Herring&usdhc3 { 383*724ba675SRob Herring pinctrl-names = "default"; 384*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc3>; 385*724ba675SRob Herring bus-width = <8>; 386*724ba675SRob Herring non-removable; 387*724ba675SRob Herring status = "okay"; 388*724ba675SRob Herring}; 389