xref: /openbmc/linux/arch/arm/boot/dts/microchip/at91sam9n12.dtsi (revision 2612e3bbc0386368a850140a6c9b990cd496a5ec)
1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-or-later
2724ba675SRob Herring/*
3724ba675SRob Herring * at91sam9n12.dtsi - Device Tree include file for AT91SAM9N12 SoC
4724ba675SRob Herring *
5724ba675SRob Herring *  Copyright (C) 2012 Atmel,
6724ba675SRob Herring *                2012 Hong Xu <hong.xu@atmel.com>
7724ba675SRob Herring */
8724ba675SRob Herring
9724ba675SRob Herring#include <dt-bindings/dma/at91.h>
10724ba675SRob Herring#include <dt-bindings/pinctrl/at91.h>
11724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h>
12724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
13724ba675SRob Herring#include <dt-bindings/clock/at91.h>
14724ba675SRob Herring#include <dt-bindings/mfd/at91-usart.h>
15724ba675SRob Herring
16724ba675SRob Herring/ {
17724ba675SRob Herring	#address-cells = <1>;
18724ba675SRob Herring	#size-cells = <1>;
19724ba675SRob Herring	model = "Atmel AT91SAM9N12 SoC";
20724ba675SRob Herring	compatible = "atmel,at91sam9n12";
21724ba675SRob Herring	interrupt-parent = <&aic>;
22724ba675SRob Herring
23724ba675SRob Herring	aliases {
24724ba675SRob Herring		serial0 = &dbgu;
25724ba675SRob Herring		serial1 = &usart0;
26724ba675SRob Herring		serial2 = &usart1;
27724ba675SRob Herring		serial3 = &usart2;
28724ba675SRob Herring		serial4 = &usart3;
29724ba675SRob Herring		gpio0 = &pioA;
30724ba675SRob Herring		gpio1 = &pioB;
31724ba675SRob Herring		gpio2 = &pioC;
32724ba675SRob Herring		gpio3 = &pioD;
33724ba675SRob Herring		tcb0 = &tcb0;
34724ba675SRob Herring		tcb1 = &tcb1;
35724ba675SRob Herring		i2c0 = &i2c0;
36724ba675SRob Herring		i2c1 = &i2c1;
37724ba675SRob Herring		ssc0 = &ssc0;
38724ba675SRob Herring		pwm0 = &pwm0;
39724ba675SRob Herring	};
40724ba675SRob Herring	cpus {
41724ba675SRob Herring		#address-cells = <1>;
42724ba675SRob Herring		#size-cells = <0>;
43724ba675SRob Herring
44724ba675SRob Herring		cpu@0 {
45724ba675SRob Herring			compatible = "arm,arm926ej-s";
46724ba675SRob Herring			device_type = "cpu";
47724ba675SRob Herring			reg = <0>;
48724ba675SRob Herring		};
49724ba675SRob Herring	};
50724ba675SRob Herring
51724ba675SRob Herring	memory@20000000 {
52724ba675SRob Herring		device_type = "memory";
53724ba675SRob Herring		reg = <0x20000000 0x10000000>;
54724ba675SRob Herring	};
55724ba675SRob Herring
56724ba675SRob Herring	clocks {
57724ba675SRob Herring		slow_xtal: slow_xtal {
58724ba675SRob Herring			compatible = "fixed-clock";
59724ba675SRob Herring			#clock-cells = <0>;
60724ba675SRob Herring			clock-frequency = <0>;
61724ba675SRob Herring		};
62724ba675SRob Herring
63724ba675SRob Herring		main_xtal: main_xtal {
64724ba675SRob Herring			compatible = "fixed-clock";
65724ba675SRob Herring			#clock-cells = <0>;
66724ba675SRob Herring			clock-frequency = <0>;
67724ba675SRob Herring		};
68724ba675SRob Herring	};
69724ba675SRob Herring
70724ba675SRob Herring	sram: sram@300000 {
71724ba675SRob Herring		compatible = "mmio-sram";
72724ba675SRob Herring		reg = <0x00300000 0x8000>;
73724ba675SRob Herring		#address-cells = <1>;
74724ba675SRob Herring		#size-cells = <1>;
75724ba675SRob Herring		ranges = <0 0x00300000 0x8000>;
76724ba675SRob Herring	};
77724ba675SRob Herring
78724ba675SRob Herring	ahb {
79724ba675SRob Herring		compatible = "simple-bus";
80724ba675SRob Herring		#address-cells = <1>;
81724ba675SRob Herring		#size-cells = <1>;
82724ba675SRob Herring		ranges;
83724ba675SRob Herring
84724ba675SRob Herring		apb {
85724ba675SRob Herring			compatible = "simple-bus";
86724ba675SRob Herring			#address-cells = <1>;
87724ba675SRob Herring			#size-cells = <1>;
88724ba675SRob Herring			ranges;
89724ba675SRob Herring
90724ba675SRob Herring			aic: interrupt-controller@fffff000 {
91724ba675SRob Herring				#interrupt-cells = <3>;
92724ba675SRob Herring				compatible = "atmel,at91rm9200-aic";
93724ba675SRob Herring				interrupt-controller;
94724ba675SRob Herring				reg = <0xfffff000 0x200>;
95724ba675SRob Herring				atmel,external-irqs = <31>;
96724ba675SRob Herring			};
97724ba675SRob Herring
98724ba675SRob Herring			matrix: matrix@ffffde00 {
99724ba675SRob Herring				compatible = "atmel,at91sam9n12-matrix", "syscon";
100724ba675SRob Herring				reg = <0xffffde00 0x100>;
101724ba675SRob Herring			};
102724ba675SRob Herring
103724ba675SRob Herring			pmecc: ecc-engine@ffffe000 {
104724ba675SRob Herring				compatible = "atmel,at91sam9g45-pmecc";
105724ba675SRob Herring				reg = <0xffffe000 0x600>,
106724ba675SRob Herring				      <0xffffe600 0x200>;
107724ba675SRob Herring			};
108724ba675SRob Herring
109724ba675SRob Herring			ramc0: ramc@ffffe800 {
110724ba675SRob Herring				compatible = "atmel,at91sam9g45-ddramc";
111724ba675SRob Herring				reg = <0xffffe800 0x200>;
112724ba675SRob Herring				clocks = <&pmc PMC_TYPE_SYSTEM 2>;
113724ba675SRob Herring				clock-names = "ddrck";
114724ba675SRob Herring			};
115724ba675SRob Herring
116724ba675SRob Herring			smc: smc@ffffea00 {
117724ba675SRob Herring				compatible = "atmel,at91sam9260-smc", "syscon";
118724ba675SRob Herring				reg = <0xffffea00 0x200>;
119724ba675SRob Herring			};
120724ba675SRob Herring
121724ba675SRob Herring			pmc: clock-controller@fffffc00 {
122724ba675SRob Herring				compatible = "atmel,at91sam9n12-pmc", "syscon";
123724ba675SRob Herring				reg = <0xfffffc00 0x200>;
124724ba675SRob Herring				#clock-cells = <2>;
125724ba675SRob Herring				clocks = <&clk32k>, <&main_xtal>;
126724ba675SRob Herring				clock-names = "slow_clk", "main_xtal";
127724ba675SRob Herring				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
128724ba675SRob Herring			};
129724ba675SRob Herring
130724ba675SRob Herring			reset-controller@fffffe00 {
131724ba675SRob Herring				compatible = "atmel,at91sam9g45-rstc";
132724ba675SRob Herring				reg = <0xfffffe00 0x10>;
133724ba675SRob Herring				clocks = <&clk32k>;
134724ba675SRob Herring			};
135724ba675SRob Herring
136724ba675SRob Herring			pit: timer@fffffe30 {
137724ba675SRob Herring				compatible = "atmel,at91sam9260-pit";
138724ba675SRob Herring				reg = <0xfffffe30 0xf>;
139724ba675SRob Herring				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
140724ba675SRob Herring				clocks = <&pmc PMC_TYPE_CORE PMC_MCK>;
141724ba675SRob Herring			};
142724ba675SRob Herring
143*a4bd03e7SArnd Bergmann			poweroff@fffffe10 {
144724ba675SRob Herring				compatible = "atmel,at91sam9x5-shdwc";
145724ba675SRob Herring				reg = <0xfffffe10 0x10>;
146724ba675SRob Herring				clocks = <&clk32k>;
147724ba675SRob Herring			};
148724ba675SRob Herring
149724ba675SRob Herring			clk32k: clock-controller@fffffe50 {
150724ba675SRob Herring				compatible = "atmel,at91sam9x5-sckc";
151724ba675SRob Herring				reg = <0xfffffe50 0x4>;
152724ba675SRob Herring				clocks = <&slow_xtal>;
153724ba675SRob Herring				#clock-cells = <0>;
154724ba675SRob Herring			};
155724ba675SRob Herring
156724ba675SRob Herring			mmc0: mmc@f0008000 {
157724ba675SRob Herring				compatible = "atmel,hsmci";
158724ba675SRob Herring				reg = <0xf0008000 0x600>;
159724ba675SRob Herring				interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>;
160724ba675SRob Herring				dmas = <&dma 1 AT91_DMA_CFG_PER_ID(0)>;
161724ba675SRob Herring				dma-names = "rxtx";
162724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 12>;
163724ba675SRob Herring				clock-names = "mci_clk";
164724ba675SRob Herring				#address-cells = <1>;
165724ba675SRob Herring				#size-cells = <0>;
166724ba675SRob Herring				status = "disabled";
167724ba675SRob Herring			};
168724ba675SRob Herring
169724ba675SRob Herring			tcb0: timer@f8008000 {
170724ba675SRob Herring				compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon";
171724ba675SRob Herring				#address-cells = <1>;
172724ba675SRob Herring				#size-cells = <0>;
173724ba675SRob Herring				reg = <0xf8008000 0x100>;
174724ba675SRob Herring				interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
175724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 17>, <&clk32k>;
176724ba675SRob Herring				clock-names = "t0_clk", "slow_clk";
177724ba675SRob Herring			};
178724ba675SRob Herring
179724ba675SRob Herring			tcb1: timer@f800c000 {
180724ba675SRob Herring				compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon";
181724ba675SRob Herring				#address-cells = <1>;
182724ba675SRob Herring				#size-cells = <0>;
183724ba675SRob Herring				reg = <0xf800c000 0x100>;
184724ba675SRob Herring				interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
185724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 17>, <&clk32k>;
186724ba675SRob Herring				clock-names = "t0_clk", "slow_clk";
187724ba675SRob Herring			};
188724ba675SRob Herring
189724ba675SRob Herring			hlcdc: hlcdc@f8038000 {
190724ba675SRob Herring				compatible = "atmel,at91sam9n12-hlcdc";
191724ba675SRob Herring				reg = <0xf8038000 0x2000>;
192724ba675SRob Herring				interrupts = <25 IRQ_TYPE_LEVEL_HIGH 0>;
193724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 25>, <&pmc PMC_TYPE_SYSTEM 3>, <&clk32k>;
194724ba675SRob Herring				clock-names = "periph_clk", "sys_clk", "slow_clk";
195724ba675SRob Herring				status = "disabled";
196724ba675SRob Herring
197724ba675SRob Herring				hlcdc-display-controller {
198724ba675SRob Herring					compatible = "atmel,hlcdc-display-controller";
199724ba675SRob Herring					#address-cells = <1>;
200724ba675SRob Herring					#size-cells = <0>;
201724ba675SRob Herring
202724ba675SRob Herring					port@0 {
203724ba675SRob Herring						#address-cells = <1>;
204724ba675SRob Herring						#size-cells = <0>;
205724ba675SRob Herring						reg = <0>;
206724ba675SRob Herring					};
207724ba675SRob Herring				};
208724ba675SRob Herring
209724ba675SRob Herring				hlcdc_pwm: hlcdc-pwm {
210724ba675SRob Herring					compatible = "atmel,hlcdc-pwm";
211724ba675SRob Herring					pinctrl-names = "default";
212724ba675SRob Herring					pinctrl-0 = <&pinctrl_lcd_pwm>;
213724ba675SRob Herring					#pwm-cells = <3>;
214724ba675SRob Herring				};
215724ba675SRob Herring			};
216724ba675SRob Herring
217724ba675SRob Herring			dma: dma-controller@ffffec00 {
218724ba675SRob Herring				compatible = "atmel,at91sam9g45-dma";
219724ba675SRob Herring				reg = <0xffffec00 0x200>;
220724ba675SRob Herring				interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
221724ba675SRob Herring				#dma-cells = <2>;
222724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 20>;
223724ba675SRob Herring				clock-names = "dma_clk";
224724ba675SRob Herring			};
225724ba675SRob Herring
226724ba675SRob Herring			pinctrl@fffff400 {
227724ba675SRob Herring				#address-cells = <1>;
228724ba675SRob Herring				#size-cells = <1>;
229724ba675SRob Herring				compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
230724ba675SRob Herring				ranges = <0xfffff400 0xfffff400 0x800>;
231724ba675SRob Herring
232724ba675SRob Herring				atmel,mux-mask = <
233724ba675SRob Herring				      /*    A         B          C     */
234724ba675SRob Herring				       0xffffffff 0xffe07983 0x00000000  /* pioA */
235724ba675SRob Herring				       0x00040000 0x00047e0f 0x00000000  /* pioB */
236724ba675SRob Herring				       0xfdffffff 0x07c00000 0xb83fffff  /* pioC */
237724ba675SRob Herring				       0x003fffff 0x003f8000 0x00000000  /* pioD */
238724ba675SRob Herring				      >;
239724ba675SRob Herring
240724ba675SRob Herring				/* shared pinctrl settings */
241724ba675SRob Herring				dbgu {
242724ba675SRob Herring					pinctrl_dbgu: dbgu-0 {
243724ba675SRob Herring						atmel,pins =
244724ba675SRob Herring							<AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
245724ba675SRob Herring							 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE>;
246724ba675SRob Herring					};
247724ba675SRob Herring				};
248724ba675SRob Herring
249724ba675SRob Herring				lcd {
250724ba675SRob Herring					pinctrl_lcd_base: lcd-base-0 {
251724ba675SRob Herring						atmel,pins =
252724ba675SRob Herring							<AT91_PIOC 27 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDVSYNC */
253724ba675SRob Herring							 AT91_PIOC 28 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDHSYNC */
254724ba675SRob Herring							 AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDDISP */
255724ba675SRob Herring							 AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDDEN */
256724ba675SRob Herring							 AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* LCDPCK */
257724ba675SRob Herring					};
258724ba675SRob Herring
259724ba675SRob Herring					pinctrl_lcd_pwm: lcd-pwm-0 {
260724ba675SRob Herring						atmel,pins = <AT91_PIOC 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* LCDPWM */
261724ba675SRob Herring					};
262724ba675SRob Herring
263724ba675SRob Herring					pinctrl_lcd_rgb888: lcd-rgb-3 {
264724ba675SRob Herring						atmel,pins =
265724ba675SRob Herring							<AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD0 pin */
266724ba675SRob Herring							 AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD1 pin */
267724ba675SRob Herring							 AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD2 pin */
268724ba675SRob Herring							 AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD3 pin */
269724ba675SRob Herring							 AT91_PIOC 4 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD4 pin */
270724ba675SRob Herring							 AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD5 pin */
271724ba675SRob Herring							 AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD6 pin */
272724ba675SRob Herring							 AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD7 pin */
273724ba675SRob Herring							 AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD8 pin */
274724ba675SRob Herring							 AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD9 pin */
275724ba675SRob Herring							 AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD10 pin */
276724ba675SRob Herring							 AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD11 pin */
277724ba675SRob Herring							 AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD12 pin */
278724ba675SRob Herring							 AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD13 pin */
279724ba675SRob Herring							 AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD14 pin */
280724ba675SRob Herring							 AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD15 pin */
281724ba675SRob Herring							 AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD16 pin */
282724ba675SRob Herring							 AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD17 pin */
283724ba675SRob Herring							 AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD18 pin */
284724ba675SRob Herring							 AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD19 pin */
285724ba675SRob Herring							 AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD20 pin */
286724ba675SRob Herring							 AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD21 pin */
287724ba675SRob Herring							 AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE	/* LCDD22 pin */
288724ba675SRob Herring							 AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* LCDD23 pin */
289724ba675SRob Herring					};
290724ba675SRob Herring				};
291724ba675SRob Herring
292724ba675SRob Herring				usart0 {
293724ba675SRob Herring					pinctrl_usart0: usart0-0 {
294724ba675SRob Herring						atmel,pins =
295724ba675SRob Herring							<AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA1 periph A with pullup */
296724ba675SRob Herring							 AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA0 periph A */
297724ba675SRob Herring					};
298724ba675SRob Herring
299724ba675SRob Herring					pinctrl_usart0_rts: usart0_rts-0 {
300724ba675SRob Herring						atmel,pins =
301724ba675SRob Herring							<AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA2 periph A */
302724ba675SRob Herring					};
303724ba675SRob Herring
304724ba675SRob Herring					pinctrl_usart0_cts: usart0_cts-0 {
305724ba675SRob Herring						atmel,pins =
306724ba675SRob Herring							<AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA3 periph A */
307724ba675SRob Herring					};
308724ba675SRob Herring				};
309724ba675SRob Herring
310724ba675SRob Herring				usart1 {
311724ba675SRob Herring					pinctrl_usart1: usart1-0 {
312724ba675SRob Herring						atmel,pins =
313724ba675SRob Herring							<AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA6 periph A with pullup */
314724ba675SRob Herring							 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA5 periph A */
315724ba675SRob Herring					};
316724ba675SRob Herring				};
317724ba675SRob Herring
318724ba675SRob Herring				usart2 {
319724ba675SRob Herring					pinctrl_usart2: usart2-0 {
320724ba675SRob Herring						atmel,pins =
321724ba675SRob Herring							<AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA8 periph A with pullup */
322724ba675SRob Herring							 AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA7 periph A */
323724ba675SRob Herring					};
324724ba675SRob Herring
325724ba675SRob Herring					pinctrl_usart2_rts: usart2_rts-0 {
326724ba675SRob Herring						atmel,pins =
327724ba675SRob Herring							<AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PB0 periph B */
328724ba675SRob Herring					};
329724ba675SRob Herring
330724ba675SRob Herring					pinctrl_usart2_cts: usart2_cts-0 {
331724ba675SRob Herring						atmel,pins =
332724ba675SRob Herring							<AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PB1 periph B */
333724ba675SRob Herring					};
334724ba675SRob Herring				};
335724ba675SRob Herring
336724ba675SRob Herring				usart3 {
337724ba675SRob Herring					pinctrl_usart3: usart3-0 {
338724ba675SRob Herring						atmel,pins =
339724ba675SRob Herring							<AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* PC23 periph B with pullup */
340724ba675SRob Herring							 AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PC22 periph B */
341724ba675SRob Herring					};
342724ba675SRob Herring
343724ba675SRob Herring					pinctrl_usart3_rts: usart3_rts-0 {
344724ba675SRob Herring						atmel,pins =
345724ba675SRob Herring							<AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PC24 periph B */
346724ba675SRob Herring					};
347724ba675SRob Herring
348724ba675SRob Herring					pinctrl_usart3_cts: usart3_cts-0 {
349724ba675SRob Herring						atmel,pins =
350724ba675SRob Herring							<AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PC25 periph B */
351724ba675SRob Herring					};
352724ba675SRob Herring				};
353724ba675SRob Herring
354724ba675SRob Herring				uart0 {
355724ba675SRob Herring					pinctrl_uart0: uart0-0 {
356724ba675SRob Herring						atmel,pins =
357724ba675SRob Herring							<AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP	/* PC9 periph C with pullup */
358724ba675SRob Herring							 AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* PC8 periph C */
359724ba675SRob Herring					};
360724ba675SRob Herring				};
361724ba675SRob Herring
362724ba675SRob Herring				uart1 {
363724ba675SRob Herring					pinctrl_uart1: uart1-0 {
364724ba675SRob Herring						atmel,pins =
365724ba675SRob Herring							<AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_NONE
366724ba675SRob Herring							 AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>;
367724ba675SRob Herring					};
368724ba675SRob Herring				};
369724ba675SRob Herring
370724ba675SRob Herring				nand {
371724ba675SRob Herring					pinctrl_nand_rb: nand-rb-0 {
372724ba675SRob Herring						atmel,pins =
373724ba675SRob Herring							<AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>;
374724ba675SRob Herring					};
375724ba675SRob Herring
376724ba675SRob Herring					pinctrl_nand_cs: nand-cs-0 {
377724ba675SRob Herring						atmel,pins =
378724ba675SRob Herring							 <AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>;
379724ba675SRob Herring					};
380724ba675SRob Herring				};
381724ba675SRob Herring
382724ba675SRob Herring				mmc0 {
383724ba675SRob Herring					pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
384724ba675SRob Herring						atmel,pins =
385724ba675SRob Herring							<AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA17 periph A */
386724ba675SRob Herring							 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA16 periph A with pullup */
387724ba675SRob Herring							 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PA15 periph A with pullup */
388724ba675SRob Herring					};
389724ba675SRob Herring
390724ba675SRob Herring					pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
391724ba675SRob Herring						atmel,pins =
392724ba675SRob Herring							<AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA18 periph A with pullup */
393724ba675SRob Herring							 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA19 periph A with pullup */
394724ba675SRob Herring							 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PA20 periph A with pullup */
395724ba675SRob Herring					};
396724ba675SRob Herring
397724ba675SRob Herring					pinctrl_mmc0_slot0_dat4_7: mmc0_slot0_dat4_7-0 {
398724ba675SRob Herring						atmel,pins =
399724ba675SRob Herring							<AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* PA11 periph B with pullup */
400724ba675SRob Herring							 AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* PA12 periph B with pullup */
401724ba675SRob Herring							 AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* PA13 periph B with pullup */
402724ba675SRob Herring							 AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>;	/* PA14 periph B with pullup */
403724ba675SRob Herring					};
404724ba675SRob Herring				};
405724ba675SRob Herring
406724ba675SRob Herring				ssc0 {
407724ba675SRob Herring					pinctrl_ssc0_tx: ssc0_tx-0 {
408724ba675SRob Herring						atmel,pins =
409724ba675SRob Herring							<AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA24 periph B */
410724ba675SRob Herring							 AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA25 periph B */
411724ba675SRob Herring							 AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PA26 periph B */
412724ba675SRob Herring					};
413724ba675SRob Herring
414724ba675SRob Herring					pinctrl_ssc0_rx: ssc0_rx-0 {
415724ba675SRob Herring						atmel,pins =
416724ba675SRob Herring							<AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA27 periph B */
417724ba675SRob Herring							 AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA28 periph B */
418724ba675SRob Herring							 AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PA29 periph B */
419724ba675SRob Herring					};
420724ba675SRob Herring				};
421724ba675SRob Herring
422724ba675SRob Herring				spi0 {
423724ba675SRob Herring					pinctrl_spi0: spi0-0 {
424724ba675SRob Herring						atmel,pins =
425724ba675SRob Herring							<AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA11 periph A SPI0_MISO pin */
426724ba675SRob Herring							 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA12 periph A SPI0_MOSI pin */
427724ba675SRob Herring							 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA13 periph A SPI0_SPCK pin */
428724ba675SRob Herring					};
429724ba675SRob Herring				};
430724ba675SRob Herring
431724ba675SRob Herring				spi1 {
432724ba675SRob Herring					pinctrl_spi1: spi1-0 {
433724ba675SRob Herring						atmel,pins =
434724ba675SRob Herring							<AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA21 periph B SPI1_MISO pin */
435724ba675SRob Herring							 AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA22 periph B SPI1_MOSI pin */
436724ba675SRob Herring							 AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PA23 periph B SPI1_SPCK pin */
437724ba675SRob Herring					};
438724ba675SRob Herring				};
439724ba675SRob Herring
440724ba675SRob Herring				i2c0 {
441724ba675SRob Herring					pinctrl_i2c0: i2c0-0 {
442724ba675SRob Herring						atmel,pins =
443724ba675SRob Herring							<AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE
444724ba675SRob Herring							 AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
445724ba675SRob Herring					};
446724ba675SRob Herring				};
447724ba675SRob Herring
448724ba675SRob Herring				i2c1 {
449724ba675SRob Herring					pinctrl_i2c1: i2c1-0 {
450724ba675SRob Herring						atmel,pins =
451724ba675SRob Herring							<AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE
452724ba675SRob Herring							 AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>;
453724ba675SRob Herring					};
454724ba675SRob Herring				};
455724ba675SRob Herring
456724ba675SRob Herring				tcb0 {
457724ba675SRob Herring					pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
458724ba675SRob Herring						atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;
459724ba675SRob Herring					};
460724ba675SRob Herring
461724ba675SRob Herring					pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
462724ba675SRob Herring						atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;
463724ba675SRob Herring					};
464724ba675SRob Herring
465724ba675SRob Herring					pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
466724ba675SRob Herring						atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
467724ba675SRob Herring					};
468724ba675SRob Herring
469724ba675SRob Herring					pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
470724ba675SRob Herring						atmel,pins = <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
471724ba675SRob Herring					};
472724ba675SRob Herring
473724ba675SRob Herring					pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
474724ba675SRob Herring						atmel,pins = <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
475724ba675SRob Herring					};
476724ba675SRob Herring
477724ba675SRob Herring					pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
478724ba675SRob Herring						atmel,pins = <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
479724ba675SRob Herring					};
480724ba675SRob Herring
481724ba675SRob Herring					pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
482724ba675SRob Herring						atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
483724ba675SRob Herring					};
484724ba675SRob Herring
485724ba675SRob Herring					pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
486724ba675SRob Herring						atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
487724ba675SRob Herring					};
488724ba675SRob Herring
489724ba675SRob Herring					pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
490724ba675SRob Herring						atmel,pins = <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
491724ba675SRob Herring					};
492724ba675SRob Herring				};
493724ba675SRob Herring
494724ba675SRob Herring				tcb1 {
495724ba675SRob Herring					pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
496724ba675SRob Herring						atmel,pins = <AT91_PIOC 4 AT91_PERIPH_C AT91_PINCTRL_NONE>;
497724ba675SRob Herring					};
498724ba675SRob Herring
499724ba675SRob Herring					pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
500724ba675SRob Herring						atmel,pins = <AT91_PIOC 7 AT91_PERIPH_C AT91_PINCTRL_NONE>;
501724ba675SRob Herring					};
502724ba675SRob Herring
503724ba675SRob Herring					pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
504724ba675SRob Herring						atmel,pins = <AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE>;
505724ba675SRob Herring					};
506724ba675SRob Herring
507724ba675SRob Herring					pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
508724ba675SRob Herring						atmel,pins = <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE>;
509724ba675SRob Herring					};
510724ba675SRob Herring
511724ba675SRob Herring					pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
512724ba675SRob Herring						atmel,pins = <AT91_PIOC 5 AT91_PERIPH_C AT91_PINCTRL_NONE>;
513724ba675SRob Herring					};
514724ba675SRob Herring
515724ba675SRob Herring					pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
516724ba675SRob Herring						atmel,pins = <AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE>;
517724ba675SRob Herring					};
518724ba675SRob Herring
519724ba675SRob Herring					pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
520724ba675SRob Herring						atmel,pins = <AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>;
521724ba675SRob Herring					};
522724ba675SRob Herring
523724ba675SRob Herring					pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
524724ba675SRob Herring						atmel,pins = <AT91_PIOC 6 AT91_PERIPH_C AT91_PINCTRL_NONE>;
525724ba675SRob Herring					};
526724ba675SRob Herring
527724ba675SRob Herring					pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
528724ba675SRob Herring						atmel,pins = <AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE>;
529724ba675SRob Herring					};
530724ba675SRob Herring				};
531724ba675SRob Herring
532724ba675SRob Herring				pioA: gpio@fffff400 {
533724ba675SRob Herring					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
534724ba675SRob Herring					reg = <0xfffff400 0x200>;
535724ba675SRob Herring					interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
536724ba675SRob Herring					#gpio-cells = <2>;
537724ba675SRob Herring					gpio-controller;
538724ba675SRob Herring					interrupt-controller;
539724ba675SRob Herring					#interrupt-cells = <2>;
540724ba675SRob Herring					clocks = <&pmc PMC_TYPE_PERIPHERAL 2>;
541724ba675SRob Herring				};
542724ba675SRob Herring
543724ba675SRob Herring				pioB: gpio@fffff600 {
544724ba675SRob Herring					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
545724ba675SRob Herring					reg = <0xfffff600 0x200>;
546724ba675SRob Herring					interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
547724ba675SRob Herring					#gpio-cells = <2>;
548724ba675SRob Herring					gpio-controller;
549724ba675SRob Herring					interrupt-controller;
550724ba675SRob Herring					#interrupt-cells = <2>;
551724ba675SRob Herring					clocks = <&pmc PMC_TYPE_PERIPHERAL 2>;
552724ba675SRob Herring				};
553724ba675SRob Herring
554724ba675SRob Herring				pioC: gpio@fffff800 {
555724ba675SRob Herring					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
556724ba675SRob Herring					reg = <0xfffff800 0x200>;
557724ba675SRob Herring					interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
558724ba675SRob Herring					#gpio-cells = <2>;
559724ba675SRob Herring					gpio-controller;
560724ba675SRob Herring					interrupt-controller;
561724ba675SRob Herring					#interrupt-cells = <2>;
562724ba675SRob Herring					clocks = <&pmc PMC_TYPE_PERIPHERAL 3>;
563724ba675SRob Herring				};
564724ba675SRob Herring
565724ba675SRob Herring				pioD: gpio@fffffa00 {
566724ba675SRob Herring					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
567724ba675SRob Herring					reg = <0xfffffa00 0x200>;
568724ba675SRob Herring					interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
569724ba675SRob Herring					#gpio-cells = <2>;
570724ba675SRob Herring					gpio-controller;
571724ba675SRob Herring					interrupt-controller;
572724ba675SRob Herring					#interrupt-cells = <2>;
573724ba675SRob Herring					clocks = <&pmc PMC_TYPE_PERIPHERAL 3>;
574724ba675SRob Herring				};
575724ba675SRob Herring			};
576724ba675SRob Herring
577724ba675SRob Herring			dbgu: serial@fffff200 {
578724ba675SRob Herring				compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart";
579724ba675SRob Herring				reg = <0xfffff200 0x200>;
580724ba675SRob Herring				atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
581724ba675SRob Herring				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
582724ba675SRob Herring				pinctrl-names = "default";
583724ba675SRob Herring				pinctrl-0 = <&pinctrl_dbgu>;
584724ba675SRob Herring				clocks = <&pmc PMC_TYPE_CORE PMC_MCK>;
585724ba675SRob Herring				clock-names = "usart";
586724ba675SRob Herring				status = "disabled";
587724ba675SRob Herring			};
588724ba675SRob Herring
589724ba675SRob Herring			ssc0: ssc@f0010000 {
590724ba675SRob Herring				compatible = "atmel,at91sam9g45-ssc";
591724ba675SRob Herring				reg = <0xf0010000 0x4000>;
592724ba675SRob Herring				interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>;
593724ba675SRob Herring				dmas = <&dma 0 AT91_DMA_CFG_PER_ID(21)>,
594724ba675SRob Herring				       <&dma 0 AT91_DMA_CFG_PER_ID(22)>;
595724ba675SRob Herring				dma-names = "tx", "rx";
596724ba675SRob Herring				pinctrl-names = "default";
597724ba675SRob Herring				pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
598724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 28>;
599724ba675SRob Herring				clock-names = "pclk";
600724ba675SRob Herring				status = "disabled";
601724ba675SRob Herring			};
602724ba675SRob Herring
603724ba675SRob Herring			usart0: serial@f801c000 {
604724ba675SRob Herring				compatible = "atmel,at91sam9260-usart";
605724ba675SRob Herring				reg = <0xf801c000 0x4000>;
606724ba675SRob Herring				atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
607724ba675SRob Herring				interrupts = <5 IRQ_TYPE_LEVEL_HIGH 5>;
608724ba675SRob Herring				pinctrl-names = "default";
609724ba675SRob Herring				pinctrl-0 = <&pinctrl_usart0>;
610724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 5>;
611724ba675SRob Herring				clock-names = "usart";
612724ba675SRob Herring				status = "disabled";
613724ba675SRob Herring			};
614724ba675SRob Herring
615724ba675SRob Herring			usart1: serial@f8020000 {
616724ba675SRob Herring				compatible = "atmel,at91sam9260-usart";
617724ba675SRob Herring				reg = <0xf8020000 0x4000>;
618724ba675SRob Herring				atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
619724ba675SRob Herring				interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
620724ba675SRob Herring				pinctrl-names = "default";
621724ba675SRob Herring				pinctrl-0 = <&pinctrl_usart1>;
622724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 6>;
623724ba675SRob Herring				clock-names = "usart";
624724ba675SRob Herring				status = "disabled";
625724ba675SRob Herring			};
626724ba675SRob Herring
627724ba675SRob Herring			usart2: serial@f8024000 {
628724ba675SRob Herring				compatible = "atmel,at91sam9260-usart";
629724ba675SRob Herring				reg = <0xf8024000 0x4000>;
630724ba675SRob Herring				atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
631724ba675SRob Herring				interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
632724ba675SRob Herring				pinctrl-names = "default";
633724ba675SRob Herring				pinctrl-0 = <&pinctrl_usart2>;
634724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 7>;
635724ba675SRob Herring				clock-names = "usart";
636724ba675SRob Herring				status = "disabled";
637724ba675SRob Herring			};
638724ba675SRob Herring
639724ba675SRob Herring			usart3: serial@f8028000 {
640724ba675SRob Herring				compatible = "atmel,at91sam9260-usart";
641724ba675SRob Herring				reg = <0xf8028000 0x4000>;
642724ba675SRob Herring				atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
643724ba675SRob Herring				interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
644724ba675SRob Herring				pinctrl-names = "default";
645724ba675SRob Herring				pinctrl-0 = <&pinctrl_usart3>;
646724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 8>;
647724ba675SRob Herring				clock-names = "usart";
648724ba675SRob Herring				status = "disabled";
649724ba675SRob Herring			};
650724ba675SRob Herring
651724ba675SRob Herring			i2c0: i2c@f8010000 {
652724ba675SRob Herring				compatible = "atmel,at91sam9x5-i2c";
653724ba675SRob Herring				reg = <0xf8010000 0x100>;
654724ba675SRob Herring				interrupts = <9 IRQ_TYPE_LEVEL_HIGH 6>;
655724ba675SRob Herring				dmas = <&dma 1 AT91_DMA_CFG_PER_ID(13)>,
656724ba675SRob Herring				       <&dma 1 AT91_DMA_CFG_PER_ID(14)>;
657724ba675SRob Herring				dma-names = "tx", "rx";
658724ba675SRob Herring				#address-cells = <1>;
659724ba675SRob Herring				#size-cells = <0>;
660724ba675SRob Herring				pinctrl-names = "default";
661724ba675SRob Herring				pinctrl-0 = <&pinctrl_i2c0>;
662724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 9>;
663724ba675SRob Herring				status = "disabled";
664724ba675SRob Herring			};
665724ba675SRob Herring
666724ba675SRob Herring			i2c1: i2c@f8014000 {
667724ba675SRob Herring				compatible = "atmel,at91sam9x5-i2c";
668724ba675SRob Herring				reg = <0xf8014000 0x100>;
669724ba675SRob Herring				interrupts = <10 IRQ_TYPE_LEVEL_HIGH 6>;
670724ba675SRob Herring				dmas = <&dma 1 AT91_DMA_CFG_PER_ID(15)>,
671724ba675SRob Herring				       <&dma 1 AT91_DMA_CFG_PER_ID(16)>;
672724ba675SRob Herring				dma-names = "tx", "rx";
673724ba675SRob Herring				#address-cells = <1>;
674724ba675SRob Herring				#size-cells = <0>;
675724ba675SRob Herring				pinctrl-names = "default";
676724ba675SRob Herring				pinctrl-0 = <&pinctrl_i2c1>;
677724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 10>;
678724ba675SRob Herring				status = "disabled";
679724ba675SRob Herring			};
680724ba675SRob Herring
681724ba675SRob Herring			spi0: spi@f0000000 {
682724ba675SRob Herring				#address-cells = <1>;
683724ba675SRob Herring				#size-cells = <0>;
684724ba675SRob Herring				compatible = "atmel,at91rm9200-spi";
685724ba675SRob Herring				reg = <0xf0000000 0x100>;
686724ba675SRob Herring				interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
687724ba675SRob Herring				dmas = <&dma 1 AT91_DMA_CFG_PER_ID(1)>,
688724ba675SRob Herring				       <&dma 1 AT91_DMA_CFG_PER_ID(2)>;
689724ba675SRob Herring				dma-names = "tx", "rx";
690724ba675SRob Herring				pinctrl-names = "default";
691724ba675SRob Herring				pinctrl-0 = <&pinctrl_spi0>;
692724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 13>;
693724ba675SRob Herring				clock-names = "spi_clk";
694724ba675SRob Herring				status = "disabled";
695724ba675SRob Herring			};
696724ba675SRob Herring
697724ba675SRob Herring			spi1: spi@f0004000 {
698724ba675SRob Herring				#address-cells = <1>;
699724ba675SRob Herring				#size-cells = <0>;
700724ba675SRob Herring				compatible = "atmel,at91rm9200-spi";
701724ba675SRob Herring				reg = <0xf0004000 0x100>;
702724ba675SRob Herring				interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
703724ba675SRob Herring				dmas = <&dma 1 AT91_DMA_CFG_PER_ID(3)>,
704724ba675SRob Herring				       <&dma 1 AT91_DMA_CFG_PER_ID(4)>;
705724ba675SRob Herring				dma-names = "tx", "rx";
706724ba675SRob Herring				pinctrl-names = "default";
707724ba675SRob Herring				pinctrl-0 = <&pinctrl_spi1>;
708724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 14>;
709724ba675SRob Herring				clock-names = "spi_clk";
710724ba675SRob Herring				status = "disabled";
711724ba675SRob Herring			};
712724ba675SRob Herring
713724ba675SRob Herring			watchdog@fffffe40 {
714724ba675SRob Herring				compatible = "atmel,at91sam9260-wdt";
715724ba675SRob Herring				reg = <0xfffffe40 0x10>;
716724ba675SRob Herring				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
717724ba675SRob Herring				clocks = <&clk32k>;
718724ba675SRob Herring				atmel,watchdog-type = "hardware";
719724ba675SRob Herring				atmel,reset-type = "all";
720724ba675SRob Herring				atmel,dbg-halt;
721724ba675SRob Herring				status = "disabled";
722724ba675SRob Herring			};
723724ba675SRob Herring
724724ba675SRob Herring			rtc@fffffeb0 {
725724ba675SRob Herring				compatible = "atmel,at91rm9200-rtc";
726724ba675SRob Herring				reg = <0xfffffeb0 0x40>;
727724ba675SRob Herring				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
728724ba675SRob Herring				clocks = <&clk32k>;
729724ba675SRob Herring				status = "disabled";
730724ba675SRob Herring			};
731724ba675SRob Herring
732724ba675SRob Herring			pwm0: pwm@f8034000 {
733724ba675SRob Herring				compatible = "atmel,at91sam9rl-pwm";
734724ba675SRob Herring				reg = <0xf8034000 0x300>;
735724ba675SRob Herring				interrupts = <18 IRQ_TYPE_LEVEL_HIGH 4>;
736724ba675SRob Herring				#pwm-cells = <3>;
737724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 18>;
738724ba675SRob Herring				status = "disabled";
739724ba675SRob Herring			};
740724ba675SRob Herring
741724ba675SRob Herring			usb1: gadget@f803c000 {
742724ba675SRob Herring				compatible = "atmel,at91sam9260-udc";
743724ba675SRob Herring				reg = <0xf803c000 0x4000>;
744724ba675SRob Herring				interrupts = <23 IRQ_TYPE_LEVEL_HIGH 2>;
745724ba675SRob Herring				clocks = <&pmc PMC_TYPE_PERIPHERAL 23>, <&pmc PMC_TYPE_SYSTEM 7>;
746724ba675SRob Herring				clock-names = "pclk", "hclk";
747724ba675SRob Herring				status = "disabled";
748724ba675SRob Herring			};
749724ba675SRob Herring		};
750724ba675SRob Herring
751724ba675SRob Herring		usb0: ohci@500000 {
752724ba675SRob Herring			compatible = "atmel,at91rm9200-ohci", "usb-ohci";
753724ba675SRob Herring			reg = <0x00500000 0x00100000>;
754724ba675SRob Herring			interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
755724ba675SRob Herring			clocks = <&pmc PMC_TYPE_PERIPHERAL 22>, <&pmc PMC_TYPE_PERIPHERAL 22>, <&pmc PMC_TYPE_SYSTEM 6>;
756724ba675SRob Herring			clock-names = "ohci_clk", "hclk", "uhpck";
757724ba675SRob Herring			status = "disabled";
758724ba675SRob Herring		};
759724ba675SRob Herring
760724ba675SRob Herring		ebi: ebi@10000000 {
761724ba675SRob Herring			compatible = "atmel,at91sam9x5-ebi";
762724ba675SRob Herring			#address-cells = <2>;
763724ba675SRob Herring			#size-cells = <1>;
764724ba675SRob Herring			atmel,smc = <&smc>;
765724ba675SRob Herring			atmel,matrix = <&matrix>;
766724ba675SRob Herring			reg = <0x10000000 0x60000000>;
767724ba675SRob Herring			ranges = <0x0 0x0 0x10000000 0x10000000
768724ba675SRob Herring				  0x1 0x0 0x20000000 0x10000000
769724ba675SRob Herring				  0x2 0x0 0x30000000 0x10000000
770724ba675SRob Herring				  0x3 0x0 0x40000000 0x10000000
771724ba675SRob Herring				  0x4 0x0 0x50000000 0x10000000
772724ba675SRob Herring				  0x5 0x0 0x60000000 0x10000000>;
773724ba675SRob Herring			clocks = <&pmc PMC_TYPE_CORE PMC_MCK>;
774724ba675SRob Herring			status = "disabled";
775724ba675SRob Herring
776724ba675SRob Herring			nand_controller: nand-controller {
777724ba675SRob Herring				compatible = "atmel,at91sam9g45-nand-controller";
778724ba675SRob Herring				ecc-engine = <&pmecc>;
779724ba675SRob Herring				#address-cells = <2>;
780724ba675SRob Herring				#size-cells = <1>;
781724ba675SRob Herring				ranges;
782724ba675SRob Herring				status = "disabled";
783724ba675SRob Herring			};
784724ba675SRob Herring		};
785724ba675SRob Herring	};
786724ba675SRob Herring
787724ba675SRob Herring	i2c-gpio-0 {
788724ba675SRob Herring		compatible = "i2c-gpio";
789724ba675SRob Herring		gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */
790724ba675SRob Herring			 &pioA 31 GPIO_ACTIVE_HIGH /* scl */
791724ba675SRob Herring			>;
792724ba675SRob Herring		i2c-gpio,sda-open-drain;
793724ba675SRob Herring		i2c-gpio,scl-open-drain;
794724ba675SRob Herring		i2c-gpio,delay-us = <2>;	/* ~100 kHz */
795724ba675SRob Herring		#address-cells = <1>;
796724ba675SRob Herring		#size-cells = <0>;
797724ba675SRob Herring		status = "disabled";
798724ba675SRob Herring	};
799724ba675SRob Herring};
800