1c121c506SVineet Gupta/* 2c121c506SVineet Gupta * ARC CPU startup Code 3c121c506SVineet Gupta * 4c121c506SVineet Gupta * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com) 5c121c506SVineet Gupta * 6c121c506SVineet Gupta * This program is free software; you can redistribute it and/or modify 7c121c506SVineet Gupta * it under the terms of the GNU General Public License version 2 as 8c121c506SVineet Gupta * published by the Free Software Foundation. 9c121c506SVineet Gupta * 10c121c506SVineet Gupta * Vineetg: Dec 2007 11c121c506SVineet Gupta * -Check if we are running on Simulator or on real hardware 12c121c506SVineet Gupta * to skip certain things during boot on simulator 13c121c506SVineet Gupta */ 14c121c506SVineet Gupta 15*ef680cdcSVineet Gupta#include <linux/linkage.h> 16c121c506SVineet Gupta#include <asm/asm-offsets.h> 17c121c506SVineet Gupta#include <asm/entry.h> 18c121c506SVineet Gupta#include <asm/arcregs.h> 19*ef680cdcSVineet Gupta#include <asm/cache.h> 20*ef680cdcSVineet Gupta 21*ef680cdcSVineet Gupta.macro CPU_EARLY_SETUP 22*ef680cdcSVineet Gupta 23*ef680cdcSVineet Gupta ; Setting up Vectror Table (in case exception happens in early boot 24*ef680cdcSVineet Gupta sr @_int_vec_base_lds, [AUX_INTR_VEC_BASE] 25*ef680cdcSVineet Gupta 26*ef680cdcSVineet Gupta ; Disable I-cache/D-cache if kernel so configured 27*ef680cdcSVineet Gupta lr r5, [ARC_REG_IC_BCR] 28*ef680cdcSVineet Gupta breq r5, 0, 1f ; I$ doesn't exist 29*ef680cdcSVineet Gupta lr r5, [ARC_REG_IC_CTRL] 30*ef680cdcSVineet Gupta#ifdef CONFIG_ARC_HAS_ICACHE 31*ef680cdcSVineet Gupta bclr r5, r5, 0 ; 0 - Enable, 1 is Disable 32*ef680cdcSVineet Gupta#else 33*ef680cdcSVineet Gupta bset r5, r5, 0 ; I$ exists, but is not used 34*ef680cdcSVineet Gupta#endif 35*ef680cdcSVineet Gupta sr r5, [ARC_REG_IC_CTRL] 36*ef680cdcSVineet Gupta 37*ef680cdcSVineet Gupta1: 38*ef680cdcSVineet Gupta lr r5, [ARC_REG_DC_BCR] 39*ef680cdcSVineet Gupta breq r5, 0, 1f ; D$ doesn't exist 40*ef680cdcSVineet Gupta lr r5, [ARC_REG_DC_CTRL] 41*ef680cdcSVineet Gupta bclr r5, r5, 6 ; Invalidate (discard w/o wback) 42*ef680cdcSVineet Gupta#ifdef CONFIG_ARC_HAS_DCACHE 43*ef680cdcSVineet Gupta bclr r5, r5, 0 ; Enable (+Inv) 44*ef680cdcSVineet Gupta#else 45*ef680cdcSVineet Gupta bset r5, r5, 0 ; Disable (+Inv) 46*ef680cdcSVineet Gupta#endif 47*ef680cdcSVineet Gupta sr r5, [ARC_REG_DC_CTRL] 48*ef680cdcSVineet Gupta 49*ef680cdcSVineet Gupta1: 50*ef680cdcSVineet Gupta.endm 51c121c506SVineet Gupta 52c121c506SVineet Gupta .cpu A7 53c121c506SVineet Gupta 54c121c506SVineet Gupta .section .init.text, "ax",@progbits 55c121c506SVineet Gupta .type stext, @function 56c121c506SVineet Gupta .globl stext 57c121c506SVineet Guptastext: 58c121c506SVineet Gupta ;------------------------------------------------------------------- 59c3441eddSVineet Gupta ; Don't clobber r0-r2 yet. It might have bootloader provided info 60c121c506SVineet Gupta ;------------------------------------------------------------------- 61c121c506SVineet Gupta 62*ef680cdcSVineet Gupta CPU_EARLY_SETUP 6305b016ecSVineet Gupta 6441195d23SVineet Gupta#ifdef CONFIG_SMP 65c3441eddSVineet Gupta ; Ensure Boot (Master) proceeds. Others wait in platform dependent way 6641195d23SVineet Gupta ; IDENTITY Reg [ 3 2 1 0 ] 6741195d23SVineet Gupta ; (cpu-id) ^^^ => Zero for UP ARC700 6841195d23SVineet Gupta ; => #Core-ID if SMP (Master 0) 69c3567f8aSNoam Camus ; Note that non-boot CPUs might not land here if halt-on-reset and 70c3567f8aSNoam Camus ; instead breath life from @first_lines_of_secondary, but we still 71c3567f8aSNoam Camus ; need to make sure only boot cpu takes this path. 7241195d23SVineet Gupta GET_CPU_ID r5 7341195d23SVineet Gupta cmp r5, 0 74c3441eddSVineet Gupta mov.ne r0, r5 75c3441eddSVineet Gupta jne arc_platform_smp_wait_to_boot 7641195d23SVineet Gupta#endif 77c121c506SVineet Gupta ; Clear BSS before updating any globals 78c121c506SVineet Gupta ; XXX: use ZOL here 79c121c506SVineet Gupta mov r5, __bss_start 80c121c506SVineet Gupta mov r6, __bss_stop 81c121c506SVineet Gupta1: 82c121c506SVineet Gupta st.ab 0, [r5,4] 83c121c506SVineet Gupta brlt r5, r6, 1b 84c121c506SVineet Gupta 8559ed9413SVineet Gupta ; Uboot - kernel ABI 8659ed9413SVineet Gupta ; r0 = [0] No uboot interaction, [1] cmdline in r2, [2] DTB in r2 8759ed9413SVineet Gupta ; r1 = magic number (board identity, unused as of now 8859ed9413SVineet Gupta ; r2 = pointer to uboot provided cmdline or external DTB in mem 8959ed9413SVineet Gupta ; These are handled later in setup_arch() 9059ed9413SVineet Gupta st r0, [@uboot_tag] 9159ed9413SVineet Gupta st r2, [@uboot_arg] 92c121c506SVineet Gupta 93c121c506SVineet Gupta ; Identify if running on ISS vs Silicon 94c121c506SVineet Gupta ; IDENTITY Reg [ 3 2 1 0 ] 95c121c506SVineet Gupta ; (chip-id) ^^^^^ ==> 0xffff for ISS 96c121c506SVineet Gupta lr r0, [identity] 97c121c506SVineet Gupta lsr r3, r0, 16 98c121c506SVineet Gupta cmp r3, 0xffff 99c121c506SVineet Gupta mov.z r4, 0 100c121c506SVineet Gupta mov.nz r4, 1 101c121c506SVineet Gupta st r4, [@running_on_hw] 102c121c506SVineet Gupta 103c121c506SVineet Gupta ; setup "current" tsk and optionally cache it in dedicated r25 104c121c506SVineet Gupta mov r9, @init_task 105c121c506SVineet Gupta SET_CURR_TASK_ON_CPU r9, r0 ; r9 = tsk, r0 = scratch 106c121c506SVineet Gupta 107c121c506SVineet Gupta ; setup stack (fp, sp) 108c121c506SVineet Gupta mov fp, 0 109c121c506SVineet Gupta 110c121c506SVineet Gupta ; tsk->thread_info is really a PAGE, whose bottom hoists stack 111c121c506SVineet Gupta GET_TSK_STACK_BASE r9, sp ; r9 = tsk, sp = stack base(output) 112c121c506SVineet Gupta 113c121c506SVineet Gupta j start_kernel ; "C" entry point 11441195d23SVineet Gupta 11541195d23SVineet Gupta#ifdef CONFIG_SMP 11641195d23SVineet Gupta;---------------------------------------------------------------- 11741195d23SVineet Gupta; First lines of code run by secondary before jumping to 'C' 11841195d23SVineet Gupta;---------------------------------------------------------------- 1198f5d221bSChen Gang .section .text, "ax",@progbits 12041195d23SVineet Gupta .type first_lines_of_secondary, @function 12141195d23SVineet Gupta .globl first_lines_of_secondary 12241195d23SVineet Gupta 12341195d23SVineet Guptafirst_lines_of_secondary: 12441195d23SVineet Gupta 125*ef680cdcSVineet Gupta CPU_EARLY_SETUP 126c3567f8aSNoam Camus 12741195d23SVineet Gupta ; setup per-cpu idle task as "current" on this CPU 12841195d23SVineet Gupta ld r0, [@secondary_idle_tsk] 12941195d23SVineet Gupta SET_CURR_TASK_ON_CPU r0, r1 13041195d23SVineet Gupta 13141195d23SVineet Gupta ; setup stack (fp, sp) 13241195d23SVineet Gupta mov fp, 0 13341195d23SVineet Gupta 13441195d23SVineet Gupta ; set it's stack base to tsk->thread_info bottom 13541195d23SVineet Gupta GET_TSK_STACK_BASE r0, sp 13641195d23SVineet Gupta 13741195d23SVineet Gupta j start_kernel_secondary 13841195d23SVineet Gupta 13941195d23SVineet Gupta#endif 140