1c121c506SVineet Gupta/* 2c121c506SVineet Gupta * ARC CPU startup Code 3c121c506SVineet Gupta * 4c121c506SVineet Gupta * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com) 5c121c506SVineet Gupta * 6c121c506SVineet Gupta * This program is free software; you can redistribute it and/or modify 7c121c506SVineet Gupta * it under the terms of the GNU General Public License version 2 as 8c121c506SVineet Gupta * published by the Free Software Foundation. 9c121c506SVineet Gupta * 10c121c506SVineet Gupta * Vineetg: Dec 2007 11c121c506SVineet Gupta * -Check if we are running on Simulator or on real hardware 12c121c506SVineet Gupta * to skip certain things during boot on simulator 13c121c506SVineet Gupta */ 14c121c506SVineet Gupta 15ef680cdcSVineet Gupta#include <linux/linkage.h> 16c121c506SVineet Gupta#include <asm/asm-offsets.h> 17c121c506SVineet Gupta#include <asm/entry.h> 18c121c506SVineet Gupta#include <asm/arcregs.h> 19ef680cdcSVineet Gupta#include <asm/cache.h> 20252f6e8eSEugeniy Paltsev#include <asm/irqflags.h> 21ef680cdcSVineet Gupta 22ef680cdcSVineet Gupta.macro CPU_EARLY_SETUP 23ef680cdcSVineet Gupta 24ef680cdcSVineet Gupta ; Setting up Vectror Table (in case exception happens in early boot 25ef680cdcSVineet Gupta sr @_int_vec_base_lds, [AUX_INTR_VEC_BASE] 26ef680cdcSVineet Gupta 27ef680cdcSVineet Gupta ; Disable I-cache/D-cache if kernel so configured 28ef680cdcSVineet Gupta lr r5, [ARC_REG_IC_BCR] 29ef680cdcSVineet Gupta breq r5, 0, 1f ; I$ doesn't exist 30ef680cdcSVineet Gupta lr r5, [ARC_REG_IC_CTRL] 31ef680cdcSVineet Gupta#ifdef CONFIG_ARC_HAS_ICACHE 32ef680cdcSVineet Gupta bclr r5, r5, 0 ; 0 - Enable, 1 is Disable 33ef680cdcSVineet Gupta#else 34ef680cdcSVineet Gupta bset r5, r5, 0 ; I$ exists, but is not used 35ef680cdcSVineet Gupta#endif 36ef680cdcSVineet Gupta sr r5, [ARC_REG_IC_CTRL] 37ef680cdcSVineet Gupta 38ef680cdcSVineet Gupta1: 39ef680cdcSVineet Gupta lr r5, [ARC_REG_DC_BCR] 40ef680cdcSVineet Gupta breq r5, 0, 1f ; D$ doesn't exist 41ef680cdcSVineet Gupta lr r5, [ARC_REG_DC_CTRL] 42ef680cdcSVineet Gupta bclr r5, r5, 6 ; Invalidate (discard w/o wback) 43ef680cdcSVineet Gupta#ifdef CONFIG_ARC_HAS_DCACHE 44ef680cdcSVineet Gupta bclr r5, r5, 0 ; Enable (+Inv) 45ef680cdcSVineet Gupta#else 46ef680cdcSVineet Gupta bset r5, r5, 0 ; Disable (+Inv) 47ef680cdcSVineet Gupta#endif 48ef680cdcSVineet Gupta sr r5, [ARC_REG_DC_CTRL] 49ef680cdcSVineet Gupta 50ef680cdcSVineet Gupta1: 51252f6e8eSEugeniy Paltsev 52252f6e8eSEugeniy Paltsev#ifdef CONFIG_ISA_ARCV2 53252f6e8eSEugeniy Paltsev ; Unaligned access is disabled at reset, so re-enable early as 54252f6e8eSEugeniy Paltsev ; gcc 7.3.1 (ARC GNU 2018.03) onwards generates unaligned access 55252f6e8eSEugeniy Paltsev ; by default 56252f6e8eSEugeniy Paltsev lr r5, [status32] 57*76551468SEugeniy Paltsev#ifdef CONFIG_ARC_USE_UNALIGNED_MEM_ACCESS 58252f6e8eSEugeniy Paltsev bset r5, r5, STATUS_AD_BIT 59*76551468SEugeniy Paltsev#else 60*76551468SEugeniy Paltsev ; Although disabled at reset, bootloader might have enabled it 61*76551468SEugeniy Paltsev bclr r5, r5, STATUS_AD_BIT 62*76551468SEugeniy Paltsev#endif 63252f6e8eSEugeniy Paltsev kflag r5 64252f6e8eSEugeniy Paltsev#endif 65ef680cdcSVineet Gupta.endm 66c121c506SVineet Gupta 67c121c506SVineet Gupta .section .init.text, "ax",@progbits 683971cdc2SVineet Gupta 693971cdc2SVineet Gupta;---------------------------------------------------------------- 703971cdc2SVineet Gupta; Default Reset Handler (jumped into from Reset vector) 713971cdc2SVineet Gupta; - Don't clobber r0,r1,r2 as they might have u-boot provided args 723971cdc2SVineet Gupta; - Platforms can override this weak version if needed 733971cdc2SVineet Gupta;---------------------------------------------------------------- 743971cdc2SVineet GuptaWEAK(res_service) 753971cdc2SVineet Gupta j stext 763971cdc2SVineet GuptaEND(res_service) 773971cdc2SVineet Gupta 783971cdc2SVineet Gupta;---------------------------------------------------------------- 793971cdc2SVineet Gupta; Kernel Entry point 803971cdc2SVineet Gupta;---------------------------------------------------------------- 813971cdc2SVineet GuptaENTRY(stext) 82c121c506SVineet Gupta 83ef680cdcSVineet Gupta CPU_EARLY_SETUP 8405b016ecSVineet Gupta 8541195d23SVineet Gupta#ifdef CONFIG_SMP 8641195d23SVineet Gupta GET_CPU_ID r5 8741195d23SVineet Gupta cmp r5, 0 883971cdc2SVineet Gupta mov.nz r0, r5 89bf02454aSVineet Gupta bz .Lmaster_proceed 90bf02454aSVineet Gupta 913971cdc2SVineet Gupta ; Non-Masters wait for Master to boot enough and bring them up 92bf02454aSVineet Gupta ; when they resume, tail-call to entry point 93bf02454aSVineet Gupta mov blink, @first_lines_of_secondary 94bf02454aSVineet Gupta j arc_platform_smp_wait_to_boot 95bf02454aSVineet Gupta 96bf02454aSVineet Gupta.Lmaster_proceed: 973971cdc2SVineet Gupta#endif 983971cdc2SVineet Gupta 99c121c506SVineet Gupta ; Clear BSS before updating any globals 100c121c506SVineet Gupta ; XXX: use ZOL here 101c121c506SVineet Gupta mov r5, __bss_start 102bef444a3SVineet Gupta sub r6, __bss_stop, r5 103bef444a3SVineet Gupta lsr.f lp_count, r6, 2 104bef444a3SVineet Gupta lpnz 1f 105c121c506SVineet Gupta st.ab 0, [r5, 4] 106bef444a3SVineet Gupta1: 107c121c506SVineet Gupta 10859ed9413SVineet Gupta ; Uboot - kernel ABI 10959ed9413SVineet Gupta ; r0 = [0] No uboot interaction, [1] cmdline in r2, [2] DTB in r2 110a66f2e57SEugeniy Paltsev ; r1 = magic number (always zero as of now) 11159ed9413SVineet Gupta ; r2 = pointer to uboot provided cmdline or external DTB in mem 112a66f2e57SEugeniy Paltsev ; These are handled later in handle_uboot_args() 11359ed9413SVineet Gupta st r0, [@uboot_tag] 11459ed9413SVineet Gupta st r2, [@uboot_arg] 115c121c506SVineet Gupta 116c121c506SVineet Gupta ; setup "current" tsk and optionally cache it in dedicated r25 117c121c506SVineet Gupta mov r9, @init_task 118c121c506SVineet Gupta SET_CURR_TASK_ON_CPU r9, r0 ; r9 = tsk, r0 = scratch 119c121c506SVineet Gupta 120c121c506SVineet Gupta ; setup stack (fp, sp) 121c121c506SVineet Gupta mov fp, 0 122c121c506SVineet Gupta 123c121c506SVineet Gupta ; tsk->thread_info is really a PAGE, whose bottom hoists stack 124c121c506SVineet Gupta GET_TSK_STACK_BASE r9, sp ; r9 = tsk, sp = stack base(output) 125c121c506SVineet Gupta 126c121c506SVineet Gupta j start_kernel ; "C" entry point 1273971cdc2SVineet GuptaEND(stext) 12841195d23SVineet Gupta 12941195d23SVineet Gupta#ifdef CONFIG_SMP 13041195d23SVineet Gupta;---------------------------------------------------------------- 13141195d23SVineet Gupta; First lines of code run by secondary before jumping to 'C' 13241195d23SVineet Gupta;---------------------------------------------------------------- 1338f5d221bSChen Gang .section .text, "ax",@progbits 1343971cdc2SVineet GuptaENTRY(first_lines_of_secondary) 13541195d23SVineet Gupta 13641195d23SVineet Gupta ; setup per-cpu idle task as "current" on this CPU 13741195d23SVineet Gupta ld r0, [@secondary_idle_tsk] 13841195d23SVineet Gupta SET_CURR_TASK_ON_CPU r0, r1 13941195d23SVineet Gupta 14041195d23SVineet Gupta ; setup stack (fp, sp) 14141195d23SVineet Gupta mov fp, 0 14241195d23SVineet Gupta 14341195d23SVineet Gupta ; set it's stack base to tsk->thread_info bottom 14441195d23SVineet Gupta GET_TSK_STACK_BASE r0, sp 14541195d23SVineet Gupta 14641195d23SVineet Gupta j start_kernel_secondary 1473971cdc2SVineet GuptaEND(first_lines_of_secondary) 14841195d23SVineet Gupta#endif 149