xref: /openbmc/linux/arch/arc/kernel/head.S (revision 252f6e8eae909bc075a1b1e3b9efb095ae4c0b56)
1c121c506SVineet Gupta/*
2c121c506SVineet Gupta * ARC CPU startup Code
3c121c506SVineet Gupta *
4c121c506SVineet Gupta * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
5c121c506SVineet Gupta *
6c121c506SVineet Gupta * This program is free software; you can redistribute it and/or modify
7c121c506SVineet Gupta * it under the terms of the GNU General Public License version 2 as
8c121c506SVineet Gupta * published by the Free Software Foundation.
9c121c506SVineet Gupta *
10c121c506SVineet Gupta * Vineetg: Dec 2007
11c121c506SVineet Gupta *  -Check if we are running on Simulator or on real hardware
12c121c506SVineet Gupta *      to skip certain things during boot on simulator
13c121c506SVineet Gupta */
14c121c506SVineet Gupta
15ef680cdcSVineet Gupta#include <linux/linkage.h>
16c121c506SVineet Gupta#include <asm/asm-offsets.h>
17c121c506SVineet Gupta#include <asm/entry.h>
18c121c506SVineet Gupta#include <asm/arcregs.h>
19ef680cdcSVineet Gupta#include <asm/cache.h>
20*252f6e8eSEugeniy Paltsev#include <asm/irqflags.h>
21ef680cdcSVineet Gupta
22ef680cdcSVineet Gupta.macro CPU_EARLY_SETUP
23ef680cdcSVineet Gupta
24ef680cdcSVineet Gupta	; Setting up Vectror Table (in case exception happens in early boot
25ef680cdcSVineet Gupta	sr	@_int_vec_base_lds, [AUX_INTR_VEC_BASE]
26ef680cdcSVineet Gupta
27ef680cdcSVineet Gupta	; Disable I-cache/D-cache if kernel so configured
28ef680cdcSVineet Gupta	lr	r5, [ARC_REG_IC_BCR]
29ef680cdcSVineet Gupta	breq    r5, 0, 1f		; I$ doesn't exist
30ef680cdcSVineet Gupta	lr	r5, [ARC_REG_IC_CTRL]
31ef680cdcSVineet Gupta#ifdef CONFIG_ARC_HAS_ICACHE
32ef680cdcSVineet Gupta	bclr	r5, r5, 0		; 0 - Enable, 1 is Disable
33ef680cdcSVineet Gupta#else
34ef680cdcSVineet Gupta	bset	r5, r5, 0		; I$ exists, but is not used
35ef680cdcSVineet Gupta#endif
36ef680cdcSVineet Gupta	sr	r5, [ARC_REG_IC_CTRL]
37ef680cdcSVineet Gupta
38ef680cdcSVineet Gupta1:
39ef680cdcSVineet Gupta	lr	r5, [ARC_REG_DC_BCR]
40ef680cdcSVineet Gupta	breq    r5, 0, 1f		; D$ doesn't exist
41ef680cdcSVineet Gupta	lr	r5, [ARC_REG_DC_CTRL]
42ef680cdcSVineet Gupta	bclr	r5, r5, 6		; Invalidate (discard w/o wback)
43ef680cdcSVineet Gupta#ifdef CONFIG_ARC_HAS_DCACHE
44ef680cdcSVineet Gupta	bclr	r5, r5, 0		; Enable (+Inv)
45ef680cdcSVineet Gupta#else
46ef680cdcSVineet Gupta	bset	r5, r5, 0		; Disable (+Inv)
47ef680cdcSVineet Gupta#endif
48ef680cdcSVineet Gupta	sr	r5, [ARC_REG_DC_CTRL]
49ef680cdcSVineet Gupta
50ef680cdcSVineet Gupta1:
51*252f6e8eSEugeniy Paltsev
52*252f6e8eSEugeniy Paltsev#ifdef CONFIG_ISA_ARCV2
53*252f6e8eSEugeniy Paltsev	; Unaligned access is disabled at reset, so re-enable early as
54*252f6e8eSEugeniy Paltsev	; gcc 7.3.1 (ARC GNU 2018.03) onwards generates unaligned access
55*252f6e8eSEugeniy Paltsev	; by default
56*252f6e8eSEugeniy Paltsev	lr	r5, [status32]
57*252f6e8eSEugeniy Paltsev	bset	r5, r5, STATUS_AD_BIT
58*252f6e8eSEugeniy Paltsev	kflag	r5
59*252f6e8eSEugeniy Paltsev#endif
60ef680cdcSVineet Gupta.endm
61c121c506SVineet Gupta
62c121c506SVineet Gupta	.section .init.text, "ax",@progbits
633971cdc2SVineet Gupta
643971cdc2SVineet Gupta;----------------------------------------------------------------
653971cdc2SVineet Gupta; Default Reset Handler (jumped into from Reset vector)
663971cdc2SVineet Gupta; - Don't clobber r0,r1,r2 as they might have u-boot provided args
673971cdc2SVineet Gupta; - Platforms can override this weak version if needed
683971cdc2SVineet Gupta;----------------------------------------------------------------
693971cdc2SVineet GuptaWEAK(res_service)
703971cdc2SVineet Gupta	j	stext
713971cdc2SVineet GuptaEND(res_service)
723971cdc2SVineet Gupta
733971cdc2SVineet Gupta;----------------------------------------------------------------
743971cdc2SVineet Gupta; Kernel Entry point
753971cdc2SVineet Gupta;----------------------------------------------------------------
763971cdc2SVineet GuptaENTRY(stext)
77c121c506SVineet Gupta
78ef680cdcSVineet Gupta	CPU_EARLY_SETUP
7905b016ecSVineet Gupta
8041195d23SVineet Gupta#ifdef CONFIG_SMP
8141195d23SVineet Gupta	GET_CPU_ID  r5
8241195d23SVineet Gupta	cmp	r5, 0
833971cdc2SVineet Gupta	mov.nz	r0, r5
84bf02454aSVineet Gupta	bz	.Lmaster_proceed
85bf02454aSVineet Gupta
863971cdc2SVineet Gupta	; Non-Masters wait for Master to boot enough and bring them up
87bf02454aSVineet Gupta	; when they resume, tail-call to entry point
88bf02454aSVineet Gupta	mov	blink, @first_lines_of_secondary
89bf02454aSVineet Gupta	j	arc_platform_smp_wait_to_boot
90bf02454aSVineet Gupta
91bf02454aSVineet Gupta.Lmaster_proceed:
923971cdc2SVineet Gupta#endif
933971cdc2SVineet Gupta
94c121c506SVineet Gupta	; Clear BSS before updating any globals
95c121c506SVineet Gupta	; XXX: use ZOL here
96c121c506SVineet Gupta	mov	r5, __bss_start
97bef444a3SVineet Gupta	sub	r6, __bss_stop, r5
98bef444a3SVineet Gupta	lsr.f	lp_count, r6, 2
99bef444a3SVineet Gupta	lpnz	1f
100c121c506SVineet Gupta	st.ab   0, [r5, 4]
101bef444a3SVineet Gupta1:
102c121c506SVineet Gupta
103036b2c56SVineet Gupta#ifdef CONFIG_ARC_UBOOT_SUPPORT
10459ed9413SVineet Gupta	; Uboot - kernel ABI
10559ed9413SVineet Gupta	;    r0 = [0] No uboot interaction, [1] cmdline in r2, [2] DTB in r2
10659ed9413SVineet Gupta	;    r1 = magic number (board identity, unused as of now
10759ed9413SVineet Gupta	;    r2 = pointer to uboot provided cmdline or external DTB in mem
10859ed9413SVineet Gupta	; These are handled later in setup_arch()
10959ed9413SVineet Gupta	st	r0, [@uboot_tag]
11059ed9413SVineet Gupta	st	r2, [@uboot_arg]
111036b2c56SVineet Gupta#endif
112c121c506SVineet Gupta
113c121c506SVineet Gupta	; setup "current" tsk and optionally cache it in dedicated r25
114c121c506SVineet Gupta	mov	r9, @init_task
115c121c506SVineet Gupta	SET_CURR_TASK_ON_CPU  r9, r0	; r9 = tsk, r0 = scratch
116c121c506SVineet Gupta
117c121c506SVineet Gupta	; setup stack (fp, sp)
118c121c506SVineet Gupta	mov	fp, 0
119c121c506SVineet Gupta
120c121c506SVineet Gupta	; tsk->thread_info is really a PAGE, whose bottom hoists stack
121c121c506SVineet Gupta	GET_TSK_STACK_BASE r9, sp	; r9 = tsk, sp = stack base(output)
122c121c506SVineet Gupta
123c121c506SVineet Gupta	j	start_kernel	; "C" entry point
1243971cdc2SVineet GuptaEND(stext)
12541195d23SVineet Gupta
12641195d23SVineet Gupta#ifdef CONFIG_SMP
12741195d23SVineet Gupta;----------------------------------------------------------------
12841195d23SVineet Gupta;     First lines of code run by secondary before jumping to 'C'
12941195d23SVineet Gupta;----------------------------------------------------------------
1308f5d221bSChen Gang	.section .text, "ax",@progbits
1313971cdc2SVineet GuptaENTRY(first_lines_of_secondary)
13241195d23SVineet Gupta
13341195d23SVineet Gupta	; setup per-cpu idle task as "current" on this CPU
13441195d23SVineet Gupta	ld	r0, [@secondary_idle_tsk]
13541195d23SVineet Gupta	SET_CURR_TASK_ON_CPU  r0, r1
13641195d23SVineet Gupta
13741195d23SVineet Gupta	; setup stack (fp, sp)
13841195d23SVineet Gupta	mov	fp, 0
13941195d23SVineet Gupta
14041195d23SVineet Gupta	; set it's stack base to tsk->thread_info bottom
14141195d23SVineet Gupta	GET_TSK_STACK_BASE r0, sp
14241195d23SVineet Gupta
14341195d23SVineet Gupta	j	start_kernel_secondary
1443971cdc2SVineet GuptaEND(first_lines_of_secondary)
14541195d23SVineet Gupta#endif
146