xref: /openbmc/linux/arch/arc/kernel/head.S (revision 10011f7d95dea311c0f2a3ea6725b5a2e97015a8)
1d2912cb1SThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-only */
2c121c506SVineet Gupta/*
3c121c506SVineet Gupta * ARC CPU startup Code
4c121c506SVineet Gupta *
5c121c506SVineet Gupta * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
6c121c506SVineet Gupta *
7c121c506SVineet Gupta * Vineetg: Dec 2007
8c121c506SVineet Gupta *  -Check if we are running on Simulator or on real hardware
9c121c506SVineet Gupta *      to skip certain things during boot on simulator
10c121c506SVineet Gupta */
11c121c506SVineet Gupta
12ef680cdcSVineet Gupta#include <linux/linkage.h>
13c121c506SVineet Gupta#include <asm/asm-offsets.h>
14c121c506SVineet Gupta#include <asm/entry.h>
15c121c506SVineet Gupta#include <asm/arcregs.h>
16ef680cdcSVineet Gupta#include <asm/cache.h>
174827d0cfSEugeniy Paltsev#include <asm/dsp-impl.h>
18252f6e8eSEugeniy Paltsev#include <asm/irqflags.h>
19ef680cdcSVineet Gupta
20ef680cdcSVineet Gupta.macro CPU_EARLY_SETUP
21ef680cdcSVineet Gupta
22ef680cdcSVineet Gupta	; Setting up Vectror Table (in case exception happens in early boot
23ef680cdcSVineet Gupta	sr	@_int_vec_base_lds, [AUX_INTR_VEC_BASE]
24ef680cdcSVineet Gupta
25ef680cdcSVineet Gupta	; Disable I-cache/D-cache if kernel so configured
26ef680cdcSVineet Gupta	lr	r5, [ARC_REG_IC_BCR]
27ef680cdcSVineet Gupta	breq    r5, 0, 1f		; I$ doesn't exist
28ef680cdcSVineet Gupta	lr	r5, [ARC_REG_IC_CTRL]
29ef680cdcSVineet Gupta#ifdef CONFIG_ARC_HAS_ICACHE
30ef680cdcSVineet Gupta	bclr	r5, r5, 0		; 0 - Enable, 1 is Disable
31ef680cdcSVineet Gupta#else
32ef680cdcSVineet Gupta	bset	r5, r5, 0		; I$ exists, but is not used
33ef680cdcSVineet Gupta#endif
34ef680cdcSVineet Gupta	sr	r5, [ARC_REG_IC_CTRL]
35ef680cdcSVineet Gupta
36ef680cdcSVineet Gupta1:
37ef680cdcSVineet Gupta	lr	r5, [ARC_REG_DC_BCR]
38ef680cdcSVineet Gupta	breq    r5, 0, 1f		; D$ doesn't exist
39ef680cdcSVineet Gupta	lr	r5, [ARC_REG_DC_CTRL]
40ef680cdcSVineet Gupta	bclr	r5, r5, 6		; Invalidate (discard w/o wback)
41ef680cdcSVineet Gupta#ifdef CONFIG_ARC_HAS_DCACHE
42ef680cdcSVineet Gupta	bclr	r5, r5, 0		; Enable (+Inv)
43ef680cdcSVineet Gupta#else
44ef680cdcSVineet Gupta	bset	r5, r5, 0		; Disable (+Inv)
45ef680cdcSVineet Gupta#endif
46ef680cdcSVineet Gupta	sr	r5, [ARC_REG_DC_CTRL]
47ef680cdcSVineet Gupta
48ef680cdcSVineet Gupta1:
49252f6e8eSEugeniy Paltsev
50252f6e8eSEugeniy Paltsev#ifdef CONFIG_ISA_ARCV2
51252f6e8eSEugeniy Paltsev	; Unaligned access is disabled at reset, so re-enable early as
52252f6e8eSEugeniy Paltsev	; gcc 7.3.1 (ARC GNU 2018.03) onwards generates unaligned access
53252f6e8eSEugeniy Paltsev	; by default
54252f6e8eSEugeniy Paltsev	lr	r5, [status32]
5576551468SEugeniy Paltsev#ifdef CONFIG_ARC_USE_UNALIGNED_MEM_ACCESS
56252f6e8eSEugeniy Paltsev	bset	r5, r5, STATUS_AD_BIT
5776551468SEugeniy Paltsev#else
5876551468SEugeniy Paltsev	; Although disabled at reset, bootloader might have enabled it
5976551468SEugeniy Paltsev	bclr	r5, r5, STATUS_AD_BIT
6076551468SEugeniy Paltsev#endif
61252f6e8eSEugeniy Paltsev	kflag	r5
62*10011f7dSEugeniy Paltsev
63*10011f7dSEugeniy Paltsev#ifdef CONFIG_ARC_LPB_DISABLE
64*10011f7dSEugeniy Paltsev	lr	r5, [ARC_REG_LPB_BUILD]
65*10011f7dSEugeniy Paltsev	breq    r5, 0, 1f		; LPB doesn't exist
66*10011f7dSEugeniy Paltsev	mov	r5, 1
67*10011f7dSEugeniy Paltsev	sr	r5, [ARC_REG_LPB_CTRL]
68*10011f7dSEugeniy Paltsev1:
69*10011f7dSEugeniy Paltsev#endif /* CONFIG_ARC_LPB_DISABLE */
70252f6e8eSEugeniy Paltsev#endif
714827d0cfSEugeniy Paltsev	; Config DSP_CTRL properly, so kernel may use integer multiply,
724827d0cfSEugeniy Paltsev	; multiply-accumulate, and divide operations
734827d0cfSEugeniy Paltsev	DSP_EARLY_INIT
74ef680cdcSVineet Gupta.endm
75c121c506SVineet Gupta
76c121c506SVineet Gupta	.section .init.text, "ax",@progbits
773971cdc2SVineet Gupta
783971cdc2SVineet Gupta;----------------------------------------------------------------
793971cdc2SVineet Gupta; Default Reset Handler (jumped into from Reset vector)
803971cdc2SVineet Gupta; - Don't clobber r0,r1,r2 as they might have u-boot provided args
813971cdc2SVineet Gupta; - Platforms can override this weak version if needed
823971cdc2SVineet Gupta;----------------------------------------------------------------
833971cdc2SVineet GuptaWEAK(res_service)
843971cdc2SVineet Gupta	j	stext
853971cdc2SVineet GuptaEND(res_service)
863971cdc2SVineet Gupta
873971cdc2SVineet Gupta;----------------------------------------------------------------
883971cdc2SVineet Gupta; Kernel Entry point
893971cdc2SVineet Gupta;----------------------------------------------------------------
903971cdc2SVineet GuptaENTRY(stext)
91c121c506SVineet Gupta
92ef680cdcSVineet Gupta	CPU_EARLY_SETUP
9305b016ecSVineet Gupta
9441195d23SVineet Gupta#ifdef CONFIG_SMP
9541195d23SVineet Gupta	GET_CPU_ID  r5
9641195d23SVineet Gupta	cmp	r5, 0
973971cdc2SVineet Gupta	mov.nz	r0, r5
98bf02454aSVineet Gupta	bz	.Lmaster_proceed
99bf02454aSVineet Gupta
1003971cdc2SVineet Gupta	; Non-Masters wait for Master to boot enough and bring them up
101bf02454aSVineet Gupta	; when they resume, tail-call to entry point
102bf02454aSVineet Gupta	mov	blink, @first_lines_of_secondary
103bf02454aSVineet Gupta	j	arc_platform_smp_wait_to_boot
104bf02454aSVineet Gupta
105bf02454aSVineet Gupta.Lmaster_proceed:
1063971cdc2SVineet Gupta#endif
1073971cdc2SVineet Gupta
108c121c506SVineet Gupta	; Clear BSS before updating any globals
109c121c506SVineet Gupta	; XXX: use ZOL here
110c121c506SVineet Gupta	mov	r5, __bss_start
111bef444a3SVineet Gupta	sub	r6, __bss_stop, r5
112bef444a3SVineet Gupta	lsr.f	lp_count, r6, 2
113bef444a3SVineet Gupta	lpnz	1f
114c121c506SVineet Gupta	st.ab   0, [r5, 4]
115bef444a3SVineet Gupta1:
116c121c506SVineet Gupta
11759ed9413SVineet Gupta	; Uboot - kernel ABI
11859ed9413SVineet Gupta	;    r0 = [0] No uboot interaction, [1] cmdline in r2, [2] DTB in r2
119a66f2e57SEugeniy Paltsev	;    r1 = magic number (always zero as of now)
12059ed9413SVineet Gupta	;    r2 = pointer to uboot provided cmdline or external DTB in mem
121a66f2e57SEugeniy Paltsev	; These are handled later in handle_uboot_args()
12259ed9413SVineet Gupta	st	r0, [@uboot_tag]
123edb64bcaSEugeniy Paltsev	st      r1, [@uboot_magic]
12459ed9413SVineet Gupta	st	r2, [@uboot_arg]
125c121c506SVineet Gupta
126c121c506SVineet Gupta	; setup "current" tsk and optionally cache it in dedicated r25
127c121c506SVineet Gupta	mov	r9, @init_task
128c121c506SVineet Gupta	SET_CURR_TASK_ON_CPU  r9, r0	; r9 = tsk, r0 = scratch
129c121c506SVineet Gupta
130c121c506SVineet Gupta	; setup stack (fp, sp)
131c121c506SVineet Gupta	mov	fp, 0
132c121c506SVineet Gupta
133c121c506SVineet Gupta	; tsk->thread_info is really a PAGE, whose bottom hoists stack
134c121c506SVineet Gupta	GET_TSK_STACK_BASE r9, sp	; r9 = tsk, sp = stack base(output)
135c121c506SVineet Gupta
136c121c506SVineet Gupta	j	start_kernel	; "C" entry point
1373971cdc2SVineet GuptaEND(stext)
13841195d23SVineet Gupta
13941195d23SVineet Gupta#ifdef CONFIG_SMP
14041195d23SVineet Gupta;----------------------------------------------------------------
14141195d23SVineet Gupta;     First lines of code run by secondary before jumping to 'C'
14241195d23SVineet Gupta;----------------------------------------------------------------
1438f5d221bSChen Gang	.section .text, "ax",@progbits
1443971cdc2SVineet GuptaENTRY(first_lines_of_secondary)
14541195d23SVineet Gupta
14641195d23SVineet Gupta	; setup per-cpu idle task as "current" on this CPU
14741195d23SVineet Gupta	ld	r0, [@secondary_idle_tsk]
14841195d23SVineet Gupta	SET_CURR_TASK_ON_CPU  r0, r1
14941195d23SVineet Gupta
15041195d23SVineet Gupta	; setup stack (fp, sp)
15141195d23SVineet Gupta	mov	fp, 0
15241195d23SVineet Gupta
15341195d23SVineet Gupta	; set it's stack base to tsk->thread_info bottom
15441195d23SVineet Gupta	GET_TSK_STACK_BASE r0, sp
15541195d23SVineet Gupta
15641195d23SVineet Gupta	j	start_kernel_secondary
1573971cdc2SVineet GuptaEND(first_lines_of_secondary)
15841195d23SVineet Gupta#endif
159