xref: /openbmc/linux/arch/arc/include/asm/pgtable-levels.h (revision d9820ff76f95fa26d33e412254a89cd65b23142d)
1fe6cb7b0SVineet Gupta /* SPDX-License-Identifier: GPL-2.0-only */
2fe6cb7b0SVineet Gupta /*
3fe6cb7b0SVineet Gupta  * Copyright (C) 2020 Synopsys, Inc. (www.synopsys.com)
4fe6cb7b0SVineet Gupta  */
5fe6cb7b0SVineet Gupta 
6fe6cb7b0SVineet Gupta /*
7fe6cb7b0SVineet Gupta  * Helpers for implemenintg paging levels
8fe6cb7b0SVineet Gupta  */
9fe6cb7b0SVineet Gupta 
10fe6cb7b0SVineet Gupta #ifndef _ASM_ARC_PGTABLE_LEVELS_H
11fe6cb7b0SVineet Gupta #define _ASM_ARC_PGTABLE_LEVELS_H
12fe6cb7b0SVineet Gupta 
13fe6cb7b0SVineet Gupta /*
14fe6cb7b0SVineet Gupta  * 2 level paging setup for software walked MMUv3 (ARC700) and MMUv4 (HS)
15fe6cb7b0SVineet Gupta  *
16fe6cb7b0SVineet Gupta  * [31]            32 bit virtual address              [0]
17fe6cb7b0SVineet Gupta  * -------------------------------------------------------
18fe6cb7b0SVineet Gupta  * |               | <---------- PGDIR_SHIFT ----------> |
19fe6cb7b0SVineet Gupta  * |               |                | <-- PAGE_SHIFT --> |
20fe6cb7b0SVineet Gupta  * -------------------------------------------------------
21fe6cb7b0SVineet Gupta  *       |                  |                |
22fe6cb7b0SVineet Gupta  *       |                  |                --> off in page frame
23fe6cb7b0SVineet Gupta  *       |                  ---> index into Page Table
24fe6cb7b0SVineet Gupta  *       ----> index into Page Directory
25fe6cb7b0SVineet Gupta  *
26fe6cb7b0SVineet Gupta  * Given software walk, the vaddr split is arbitrary set to 11:8:13
27fe6cb7b0SVineet Gupta  * However enabling of super page in a 2 level regime pegs PGDIR_SHIFT to
28fe6cb7b0SVineet Gupta  * super page size.
29fe6cb7b0SVineet Gupta  */
30fe6cb7b0SVineet Gupta 
31fe6cb7b0SVineet Gupta #if defined(CONFIG_ARC_HUGEPAGE_16M)
32fe6cb7b0SVineet Gupta #define PGDIR_SHIFT		24
33fe6cb7b0SVineet Gupta #elif defined(CONFIG_ARC_HUGEPAGE_2M)
34fe6cb7b0SVineet Gupta #define PGDIR_SHIFT		21
35fe6cb7b0SVineet Gupta #else
36fe6cb7b0SVineet Gupta /*
37fe6cb7b0SVineet Gupta  * No Super page case
38*d9820ff7SVineet Gupta  * Default value provides 11:8:13 (8K), 10:10:12 (4K)
39*d9820ff7SVineet Gupta  * Limits imposed by pgtable_t only PAGE_SIZE long
40*d9820ff7SVineet Gupta  * (so 4K page can only have 1K entries: or 10 bits)
41fe6cb7b0SVineet Gupta  */
42*d9820ff7SVineet Gupta #ifdef CONFIG_ARC_PAGE_SIZE_4K
43*d9820ff7SVineet Gupta #define PGDIR_SHIFT		22
44*d9820ff7SVineet Gupta #else
45fe6cb7b0SVineet Gupta #define PGDIR_SHIFT		21
46*d9820ff7SVineet Gupta #endif
47fe6cb7b0SVineet Gupta 
48fe6cb7b0SVineet Gupta #endif
49fe6cb7b0SVineet Gupta 
50fe6cb7b0SVineet Gupta #define PGDIR_SIZE		BIT(PGDIR_SHIFT)	/* vaddr span, not PDG sz */
51fe6cb7b0SVineet Gupta #define PGDIR_MASK		(~(PGDIR_SIZE - 1))
52fe6cb7b0SVineet Gupta 
53fe6cb7b0SVineet Gupta #define PTRS_PER_PGD		BIT(32 - PGDIR_SHIFT)
54fe6cb7b0SVineet Gupta 
55fe6cb7b0SVineet Gupta #define PTRS_PER_PTE		BIT(PGDIR_SHIFT - PAGE_SHIFT)
56fe6cb7b0SVineet Gupta 
57fe6cb7b0SVineet Gupta #ifndef __ASSEMBLY__
58fe6cb7b0SVineet Gupta 
59fe6cb7b0SVineet Gupta #include <asm-generic/pgtable-nopmd.h>
60fe6cb7b0SVineet Gupta 
61fe6cb7b0SVineet Gupta /*
62fe6cb7b0SVineet Gupta  * 1st level paging: pgd
63fe6cb7b0SVineet Gupta  */
64fe6cb7b0SVineet Gupta #define pgd_index(addr)		((addr) >> PGDIR_SHIFT)
65fe6cb7b0SVineet Gupta #define pgd_offset(mm, addr)	(((mm)->pgd) + pgd_index(addr))
66fe6cb7b0SVineet Gupta #define pgd_offset_k(addr)	pgd_offset(&init_mm, addr)
67fe6cb7b0SVineet Gupta #define pgd_ERROR(e) \
68fe6cb7b0SVineet Gupta 	pr_crit("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
69fe6cb7b0SVineet Gupta 
70fe6cb7b0SVineet Gupta /*
71fe6cb7b0SVineet Gupta  * Due to the strange way generic pgtable level folding works, in a 2 level
72fe6cb7b0SVineet Gupta  * setup, pmd_val() returns pgd, so these pmd_* macros actually work on pgd
73fe6cb7b0SVineet Gupta  */
74fe6cb7b0SVineet Gupta #define pmd_none(x)		(!pmd_val(x))
75fe6cb7b0SVineet Gupta #define pmd_bad(x)		((pmd_val(x) & ~PAGE_MASK))
76fe6cb7b0SVineet Gupta #define pmd_present(x)		(pmd_val(x))
77fe6cb7b0SVineet Gupta #define pmd_clear(xp)		do { pmd_val(*(xp)) = 0; } while (0)
78fe6cb7b0SVineet Gupta #define pmd_page_vaddr(pmd)	(pmd_val(pmd) & PAGE_MASK)
79fe6cb7b0SVineet Gupta #define pmd_page(pmd)		virt_to_page(pmd_page_vaddr(pmd))
80fe6cb7b0SVineet Gupta #define set_pmd(pmdp, pmd)	(*(pmdp) = pmd)
81fe6cb7b0SVineet Gupta #define pmd_pgtable(pmd)	((pgtable_t) pmd_page_vaddr(pmd))
82fe6cb7b0SVineet Gupta 
83fe6cb7b0SVineet Gupta #define pte_ERROR(e) \
84fe6cb7b0SVineet Gupta 	pr_crit("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
85fe6cb7b0SVineet Gupta 
86fe6cb7b0SVineet Gupta #define pte_none(x)		(!pte_val(x))
87fe6cb7b0SVineet Gupta #define pte_present(x)		(pte_val(x) & _PAGE_PRESENT)
88fe6cb7b0SVineet Gupta #define pte_clear(mm,addr,ptep)	set_pte_at(mm, addr, ptep, __pte(0))
89fe6cb7b0SVineet Gupta #define pte_page(pte)		pfn_to_page(pte_pfn(pte))
90fe6cb7b0SVineet Gupta #define set_pte(ptep, pte)	((*(ptep)) = (pte))
91fe6cb7b0SVineet Gupta #define pte_pfn(pte)		(pte_val(pte) >> PAGE_SHIFT)
92fe6cb7b0SVineet Gupta #define pfn_pte(pfn, prot)	__pte(__pfn_to_phys(pfn) | pgprot_val(prot))
93fe6cb7b0SVineet Gupta #define mk_pte(page, prot)	pfn_pte(page_to_pfn(page), prot)
94fe6cb7b0SVineet Gupta 
95fe6cb7b0SVineet Gupta #ifdef CONFIG_ISA_ARCV2
96fe6cb7b0SVineet Gupta #define pmd_leaf(x)		(pmd_val(x) & _PAGE_HW_SZ)
97fe6cb7b0SVineet Gupta #endif
98fe6cb7b0SVineet Gupta 
99fe6cb7b0SVineet Gupta #endif	/* !__ASSEMBLY__ */
100fe6cb7b0SVineet Gupta 
101fe6cb7b0SVineet Gupta #endif
102