1*d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 29c57564eSVineet Gupta /* 30dd450feSMischa Jonker * Linux performance counter support for ARC 40dd450feSMischa Jonker * 5fb7c5725SVineet Gupta * Copyright (C) 2014-2015 Synopsys, Inc. (www.synopsys.com) 60dd450feSMischa Jonker * Copyright (C) 2011-2013 Synopsys, Inc. (www.synopsys.com) 79c57564eSVineet Gupta */ 89c57564eSVineet Gupta 99c57564eSVineet Gupta #ifndef __ASM_PERF_EVENT_H 109c57564eSVineet Gupta #define __ASM_PERF_EVENT_H 119c57564eSVineet Gupta 12fb7c5725SVineet Gupta /* Max number of counters that PCT block may ever have */ 13fb7c5725SVineet Gupta #define ARC_PERF_MAX_COUNTERS 32 140dd450feSMischa Jonker 150dd450feSMischa Jonker #define ARC_REG_CC_BUILD 0xF6 160dd450feSMischa Jonker #define ARC_REG_CC_INDEX 0x240 170dd450feSMischa Jonker #define ARC_REG_CC_NAME0 0x241 180dd450feSMischa Jonker #define ARC_REG_CC_NAME1 0x242 190dd450feSMischa Jonker 200dd450feSMischa Jonker #define ARC_REG_PCT_BUILD 0xF5 210dd450feSMischa Jonker #define ARC_REG_PCT_COUNTL 0x250 220dd450feSMischa Jonker #define ARC_REG_PCT_COUNTH 0x251 230dd450feSMischa Jonker #define ARC_REG_PCT_SNAPL 0x252 240dd450feSMischa Jonker #define ARC_REG_PCT_SNAPH 0x253 250dd450feSMischa Jonker #define ARC_REG_PCT_CONFIG 0x254 260dd450feSMischa Jonker #define ARC_REG_PCT_CONTROL 0x255 270dd450feSMischa Jonker #define ARC_REG_PCT_INDEX 0x256 2836481cf7SAlexey Brodkin #define ARC_REG_PCT_INT_CNTL 0x25C 2936481cf7SAlexey Brodkin #define ARC_REG_PCT_INT_CNTH 0x25D 3036481cf7SAlexey Brodkin #define ARC_REG_PCT_INT_CTRL 0x25E 3136481cf7SAlexey Brodkin #define ARC_REG_PCT_INT_ACT 0x25F 320dd450feSMischa Jonker 33e6b1d126SAlexey Brodkin #define ARC_REG_PCT_CONFIG_USER (1 << 18) /* count in user mode */ 34e6b1d126SAlexey Brodkin #define ARC_REG_PCT_CONFIG_KERN (1 << 19) /* count in kernel mode */ 35e6b1d126SAlexey Brodkin 360dd450feSMischa Jonker #define ARC_REG_PCT_CONTROL_CC (1 << 16) /* clear counts */ 370dd450feSMischa Jonker #define ARC_REG_PCT_CONTROL_SN (1 << 17) /* snapshot */ 380dd450feSMischa Jonker 390dd450feSMischa Jonker struct arc_reg_pct_build { 400dd450feSMischa Jonker #ifdef CONFIG_CPU_BIG_ENDIAN 4136481cf7SAlexey Brodkin unsigned int m:8, c:8, r:5, i:1, s:2, v:8; 420dd450feSMischa Jonker #else 4336481cf7SAlexey Brodkin unsigned int v:8, s:2, i:1, r:5, c:8, m:8; 440dd450feSMischa Jonker #endif 450dd450feSMischa Jonker }; 460dd450feSMischa Jonker 470dd450feSMischa Jonker struct arc_reg_cc_build { 480dd450feSMischa Jonker #ifdef CONFIG_CPU_BIG_ENDIAN 490dd450feSMischa Jonker unsigned int c:16, r:8, v:8; 500dd450feSMischa Jonker #else 510dd450feSMischa Jonker unsigned int v:8, r:8, c:16; 520dd450feSMischa Jonker #endif 530dd450feSMischa Jonker }; 540dd450feSMischa Jonker 550dd450feSMischa Jonker #define PERF_COUNT_ARC_DCLM (PERF_COUNT_HW_MAX + 0) 560dd450feSMischa Jonker #define PERF_COUNT_ARC_DCSM (PERF_COUNT_HW_MAX + 1) 570dd450feSMischa Jonker #define PERF_COUNT_ARC_ICM (PERF_COUNT_HW_MAX + 2) 580dd450feSMischa Jonker #define PERF_COUNT_ARC_BPOK (PERF_COUNT_HW_MAX + 3) 590dd450feSMischa Jonker #define PERF_COUNT_ARC_EDTLB (PERF_COUNT_HW_MAX + 4) 600dd450feSMischa Jonker #define PERF_COUNT_ARC_EITLB (PERF_COUNT_HW_MAX + 5) 610a8a4767SVineet Gupta #define PERF_COUNT_ARC_LDC (PERF_COUNT_HW_MAX + 6) 620a8a4767SVineet Gupta #define PERF_COUNT_ARC_STC (PERF_COUNT_HW_MAX + 7) 630a8a4767SVineet Gupta 640a8a4767SVineet Gupta #define PERF_COUNT_ARC_HW_MAX (PERF_COUNT_HW_MAX + 8) 650dd450feSMischa Jonker 660dd450feSMischa Jonker /* 67bde80c23SVineet Gupta * Some ARC pct quirks: 680dd450feSMischa Jonker * 690dd450feSMischa Jonker * PERF_COUNT_HW_STALLED_CYCLES_BACKEND 700dd450feSMischa Jonker * PERF_COUNT_HW_STALLED_CYCLES_FRONTEND 710dd450feSMischa Jonker * The ARC 700 can either measure stalls per pipeline stage, or all stalls 720dd450feSMischa Jonker * combined; for now we assign all stalls to STALLED_CYCLES_BACKEND 730dd450feSMischa Jonker * and all pipeline flushes (e.g. caused by mispredicts, etc.) to 740dd450feSMischa Jonker * STALLED_CYCLES_FRONTEND. 750dd450feSMischa Jonker * 760dd450feSMischa Jonker * We could start multiple performance counters and combine everything 770dd450feSMischa Jonker * afterwards, but that makes it complicated. 780dd450feSMischa Jonker * 790dd450feSMischa Jonker * Note that I$ cache misses aren't counted by either of the two! 800dd450feSMischa Jonker */ 810dd450feSMischa Jonker 82bde80c23SVineet Gupta /* 83bde80c23SVineet Gupta * ARC PCT has hardware conditions with fixed "names" but variable "indexes" 84bde80c23SVineet Gupta * (based on a specific RTL build) 85bde80c23SVineet Gupta * Below is the static map between perf generic/arc specific event_id and 86bde80c23SVineet Gupta * h/w condition names. 87bde80c23SVineet Gupta * At the time of probe, we loop thru each index and find it's name to 88bde80c23SVineet Gupta * complete the mapping of perf event_id to h/w index as latter is needed 89bde80c23SVineet Gupta * to program the counter really 90bde80c23SVineet Gupta */ 910dd450feSMischa Jonker static const char * const arc_pmu_ev_hw_map[] = { 92bde80c23SVineet Gupta /* count cycles */ 930dd450feSMischa Jonker [PERF_COUNT_HW_CPU_CYCLES] = "crun", 940dd450feSMischa Jonker [PERF_COUNT_HW_REF_CPU_CYCLES] = "crun", 950dd450feSMischa Jonker [PERF_COUNT_HW_BUS_CYCLES] = "crun", 96bde80c23SVineet Gupta 970dd450feSMischa Jonker [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = "bflush", 980dd450feSMischa Jonker [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = "bstall", 99bde80c23SVineet Gupta 100bde80c23SVineet Gupta /* counts condition */ 101bde80c23SVineet Gupta [PERF_COUNT_HW_INSTRUCTIONS] = "iall", 1023affbf0eSEugeniy Paltsev /* All jump instructions that are taken */ 1033affbf0eSEugeniy Paltsev [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = "ijmptak", 1049b28829dSVineet Gupta #ifdef CONFIG_ISA_ARCV2 1059b28829dSVineet Gupta [PERF_COUNT_HW_BRANCH_MISSES] = "bpmp", 1069b28829dSVineet Gupta #else 107fbe025c3SVineet Gupta [PERF_COUNT_ARC_BPOK] = "bpok", /* NP-NT, PT-T, PNT-NT */ 108bde80c23SVineet Gupta [PERF_COUNT_HW_BRANCH_MISSES] = "bpfail", /* NP-T, PT-NT, PNT-T */ 1099b28829dSVineet Gupta #endif 1100a8a4767SVineet Gupta [PERF_COUNT_ARC_LDC] = "imemrdc", /* Instr: mem read cached */ 1110a8a4767SVineet Gupta [PERF_COUNT_ARC_STC] = "imemwrc", /* Instr: mem write cached */ 1120a8a4767SVineet Gupta 113bde80c23SVineet Gupta [PERF_COUNT_ARC_DCLM] = "dclm", /* D-cache Load Miss */ 114bde80c23SVineet Gupta [PERF_COUNT_ARC_DCSM] = "dcsm", /* D-cache Store Miss */ 115bde80c23SVineet Gupta [PERF_COUNT_ARC_ICM] = "icm", /* I-cache Miss */ 116bde80c23SVineet Gupta [PERF_COUNT_ARC_EDTLB] = "edtlb", /* D-TLB Miss */ 117bde80c23SVineet Gupta [PERF_COUNT_ARC_EITLB] = "eitlb", /* I-TLB Miss */ 118e0d5321fSAlexey Brodkin 119e0d5321fSAlexey Brodkin [PERF_COUNT_HW_CACHE_REFERENCES] = "imemrdc", /* Instr: mem read cached */ 120e0d5321fSAlexey Brodkin [PERF_COUNT_HW_CACHE_MISSES] = "dclm", /* D-cache Load Miss */ 1210dd450feSMischa Jonker }; 1220dd450feSMischa Jonker 1230dd450feSMischa Jonker #define C(_x) PERF_COUNT_HW_CACHE_##_x 1240dd450feSMischa Jonker #define CACHE_OP_UNSUPPORTED 0xffff 1250dd450feSMischa Jonker 1260dd450feSMischa Jonker static const unsigned arc_pmu_cache_map[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = { 1270dd450feSMischa Jonker [C(L1D)] = { 1280dd450feSMischa Jonker [C(OP_READ)] = { 1290a8a4767SVineet Gupta [C(RESULT_ACCESS)] = PERF_COUNT_ARC_LDC, 1300dd450feSMischa Jonker [C(RESULT_MISS)] = PERF_COUNT_ARC_DCLM, 1310dd450feSMischa Jonker }, 1320dd450feSMischa Jonker [C(OP_WRITE)] = { 1330a8a4767SVineet Gupta [C(RESULT_ACCESS)] = PERF_COUNT_ARC_STC, 1340dd450feSMischa Jonker [C(RESULT_MISS)] = PERF_COUNT_ARC_DCSM, 1350dd450feSMischa Jonker }, 1360dd450feSMischa Jonker [C(OP_PREFETCH)] = { 1370dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1380dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1390dd450feSMischa Jonker }, 1400dd450feSMischa Jonker }, 1410dd450feSMischa Jonker [C(L1I)] = { 1420dd450feSMischa Jonker [C(OP_READ)] = { 1430a8a4767SVineet Gupta [C(RESULT_ACCESS)] = PERF_COUNT_HW_INSTRUCTIONS, 1440dd450feSMischa Jonker [C(RESULT_MISS)] = PERF_COUNT_ARC_ICM, 1450dd450feSMischa Jonker }, 1460dd450feSMischa Jonker [C(OP_WRITE)] = { 1470dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1480dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1490dd450feSMischa Jonker }, 1500dd450feSMischa Jonker [C(OP_PREFETCH)] = { 1510dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1520dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1530dd450feSMischa Jonker }, 1540dd450feSMischa Jonker }, 1550dd450feSMischa Jonker [C(LL)] = { 1560dd450feSMischa Jonker [C(OP_READ)] = { 1570dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1580dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1590dd450feSMischa Jonker }, 1600dd450feSMischa Jonker [C(OP_WRITE)] = { 1610dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1620dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1630dd450feSMischa Jonker }, 1640dd450feSMischa Jonker [C(OP_PREFETCH)] = { 1650dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1660dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1670dd450feSMischa Jonker }, 1680dd450feSMischa Jonker }, 1690dd450feSMischa Jonker [C(DTLB)] = { 1700dd450feSMischa Jonker [C(OP_READ)] = { 1710a8a4767SVineet Gupta [C(RESULT_ACCESS)] = PERF_COUNT_ARC_LDC, 1720dd450feSMischa Jonker [C(RESULT_MISS)] = PERF_COUNT_ARC_EDTLB, 1730dd450feSMischa Jonker }, 1740a8a4767SVineet Gupta /* DTLB LD/ST Miss not segregated by h/w*/ 1750dd450feSMischa Jonker [C(OP_WRITE)] = { 1760dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1770dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1780dd450feSMischa Jonker }, 1790dd450feSMischa Jonker [C(OP_PREFETCH)] = { 1800dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1810dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1820dd450feSMischa Jonker }, 1830dd450feSMischa Jonker }, 1840dd450feSMischa Jonker [C(ITLB)] = { 1850dd450feSMischa Jonker [C(OP_READ)] = { 1860dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1870dd450feSMischa Jonker [C(RESULT_MISS)] = PERF_COUNT_ARC_EITLB, 1880dd450feSMischa Jonker }, 1890dd450feSMischa Jonker [C(OP_WRITE)] = { 1900dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1910dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1920dd450feSMischa Jonker }, 1930dd450feSMischa Jonker [C(OP_PREFETCH)] = { 1940dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1950dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1960dd450feSMischa Jonker }, 1970dd450feSMischa Jonker }, 1980dd450feSMischa Jonker [C(BPU)] = { 1990dd450feSMischa Jonker [C(OP_READ)] = { 2000dd450feSMischa Jonker [C(RESULT_ACCESS)] = PERF_COUNT_HW_BRANCH_INSTRUCTIONS, 2010dd450feSMischa Jonker [C(RESULT_MISS)] = PERF_COUNT_HW_BRANCH_MISSES, 2020dd450feSMischa Jonker }, 2030dd450feSMischa Jonker [C(OP_WRITE)] = { 2040dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 2050dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 2060dd450feSMischa Jonker }, 2070dd450feSMischa Jonker [C(OP_PREFETCH)] = { 2080dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 2090dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 2100dd450feSMischa Jonker }, 2110dd450feSMischa Jonker }, 2120dd450feSMischa Jonker [C(NODE)] = { 2130dd450feSMischa Jonker [C(OP_READ)] = { 2140dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 2150dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 2160dd450feSMischa Jonker }, 2170dd450feSMischa Jonker [C(OP_WRITE)] = { 2180dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 2190dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 2200dd450feSMischa Jonker }, 2210dd450feSMischa Jonker [C(OP_PREFETCH)] = { 2220dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 2230dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 2240dd450feSMischa Jonker }, 2250dd450feSMischa Jonker }, 2260dd450feSMischa Jonker }; 2270dd450feSMischa Jonker 2289c57564eSVineet Gupta #endif /* __ASM_PERF_EVENT_H */ 229