19c57564eSVineet Gupta /* 20dd450feSMischa Jonker * Linux performance counter support for ARC 30dd450feSMischa Jonker * 4fb7c5725SVineet Gupta * Copyright (C) 2014-2015 Synopsys, Inc. (www.synopsys.com) 50dd450feSMischa Jonker * Copyright (C) 2011-2013 Synopsys, Inc. (www.synopsys.com) 69c57564eSVineet Gupta * 79c57564eSVineet Gupta * This program is free software; you can redistribute it and/or modify 89c57564eSVineet Gupta * it under the terms of the GNU General Public License version 2 as 99c57564eSVineet Gupta * published by the Free Software Foundation. 109c57564eSVineet Gupta * 119c57564eSVineet Gupta */ 129c57564eSVineet Gupta 139c57564eSVineet Gupta #ifndef __ASM_PERF_EVENT_H 149c57564eSVineet Gupta #define __ASM_PERF_EVENT_H 159c57564eSVineet Gupta 16fb7c5725SVineet Gupta /* Max number of counters that PCT block may ever have */ 17fb7c5725SVineet Gupta #define ARC_PERF_MAX_COUNTERS 32 180dd450feSMischa Jonker 190dd450feSMischa Jonker #define ARC_REG_CC_BUILD 0xF6 200dd450feSMischa Jonker #define ARC_REG_CC_INDEX 0x240 210dd450feSMischa Jonker #define ARC_REG_CC_NAME0 0x241 220dd450feSMischa Jonker #define ARC_REG_CC_NAME1 0x242 230dd450feSMischa Jonker 240dd450feSMischa Jonker #define ARC_REG_PCT_BUILD 0xF5 250dd450feSMischa Jonker #define ARC_REG_PCT_COUNTL 0x250 260dd450feSMischa Jonker #define ARC_REG_PCT_COUNTH 0x251 270dd450feSMischa Jonker #define ARC_REG_PCT_SNAPL 0x252 280dd450feSMischa Jonker #define ARC_REG_PCT_SNAPH 0x253 290dd450feSMischa Jonker #define ARC_REG_PCT_CONFIG 0x254 300dd450feSMischa Jonker #define ARC_REG_PCT_CONTROL 0x255 310dd450feSMischa Jonker #define ARC_REG_PCT_INDEX 0x256 32*36481cf7SAlexey Brodkin #define ARC_REG_PCT_INT_CNTL 0x25C 33*36481cf7SAlexey Brodkin #define ARC_REG_PCT_INT_CNTH 0x25D 34*36481cf7SAlexey Brodkin #define ARC_REG_PCT_INT_CTRL 0x25E 35*36481cf7SAlexey Brodkin #define ARC_REG_PCT_INT_ACT 0x25F 360dd450feSMischa Jonker 370dd450feSMischa Jonker #define ARC_REG_PCT_CONTROL_CC (1 << 16) /* clear counts */ 380dd450feSMischa Jonker #define ARC_REG_PCT_CONTROL_SN (1 << 17) /* snapshot */ 390dd450feSMischa Jonker 400dd450feSMischa Jonker struct arc_reg_pct_build { 410dd450feSMischa Jonker #ifdef CONFIG_CPU_BIG_ENDIAN 42*36481cf7SAlexey Brodkin unsigned int m:8, c:8, r:5, i:1, s:2, v:8; 430dd450feSMischa Jonker #else 44*36481cf7SAlexey Brodkin unsigned int v:8, s:2, i:1, r:5, c:8, m:8; 450dd450feSMischa Jonker #endif 460dd450feSMischa Jonker }; 470dd450feSMischa Jonker 480dd450feSMischa Jonker struct arc_reg_cc_build { 490dd450feSMischa Jonker #ifdef CONFIG_CPU_BIG_ENDIAN 500dd450feSMischa Jonker unsigned int c:16, r:8, v:8; 510dd450feSMischa Jonker #else 520dd450feSMischa Jonker unsigned int v:8, r:8, c:16; 530dd450feSMischa Jonker #endif 540dd450feSMischa Jonker }; 550dd450feSMischa Jonker 560dd450feSMischa Jonker #define PERF_COUNT_ARC_DCLM (PERF_COUNT_HW_MAX + 0) 570dd450feSMischa Jonker #define PERF_COUNT_ARC_DCSM (PERF_COUNT_HW_MAX + 1) 580dd450feSMischa Jonker #define PERF_COUNT_ARC_ICM (PERF_COUNT_HW_MAX + 2) 590dd450feSMischa Jonker #define PERF_COUNT_ARC_BPOK (PERF_COUNT_HW_MAX + 3) 600dd450feSMischa Jonker #define PERF_COUNT_ARC_EDTLB (PERF_COUNT_HW_MAX + 4) 610dd450feSMischa Jonker #define PERF_COUNT_ARC_EITLB (PERF_COUNT_HW_MAX + 5) 620a8a4767SVineet Gupta #define PERF_COUNT_ARC_LDC (PERF_COUNT_HW_MAX + 6) 630a8a4767SVineet Gupta #define PERF_COUNT_ARC_STC (PERF_COUNT_HW_MAX + 7) 640a8a4767SVineet Gupta 650a8a4767SVineet Gupta #define PERF_COUNT_ARC_HW_MAX (PERF_COUNT_HW_MAX + 8) 660dd450feSMischa Jonker 670dd450feSMischa Jonker /* 68bde80c23SVineet Gupta * Some ARC pct quirks: 690dd450feSMischa Jonker * 700dd450feSMischa Jonker * PERF_COUNT_HW_STALLED_CYCLES_BACKEND 710dd450feSMischa Jonker * PERF_COUNT_HW_STALLED_CYCLES_FRONTEND 720dd450feSMischa Jonker * The ARC 700 can either measure stalls per pipeline stage, or all stalls 730dd450feSMischa Jonker * combined; for now we assign all stalls to STALLED_CYCLES_BACKEND 740dd450feSMischa Jonker * and all pipeline flushes (e.g. caused by mispredicts, etc.) to 750dd450feSMischa Jonker * STALLED_CYCLES_FRONTEND. 760dd450feSMischa Jonker * 770dd450feSMischa Jonker * We could start multiple performance counters and combine everything 780dd450feSMischa Jonker * afterwards, but that makes it complicated. 790dd450feSMischa Jonker * 800dd450feSMischa Jonker * Note that I$ cache misses aren't counted by either of the two! 810dd450feSMischa Jonker */ 820dd450feSMischa Jonker 83bde80c23SVineet Gupta /* 84bde80c23SVineet Gupta * ARC PCT has hardware conditions with fixed "names" but variable "indexes" 85bde80c23SVineet Gupta * (based on a specific RTL build) 86bde80c23SVineet Gupta * Below is the static map between perf generic/arc specific event_id and 87bde80c23SVineet Gupta * h/w condition names. 88bde80c23SVineet Gupta * At the time of probe, we loop thru each index and find it's name to 89bde80c23SVineet Gupta * complete the mapping of perf event_id to h/w index as latter is needed 90bde80c23SVineet Gupta * to program the counter really 91bde80c23SVineet Gupta */ 920dd450feSMischa Jonker static const char * const arc_pmu_ev_hw_map[] = { 93bde80c23SVineet Gupta /* count cycles */ 940dd450feSMischa Jonker [PERF_COUNT_HW_CPU_CYCLES] = "crun", 950dd450feSMischa Jonker [PERF_COUNT_HW_REF_CPU_CYCLES] = "crun", 960dd450feSMischa Jonker [PERF_COUNT_HW_BUS_CYCLES] = "crun", 97bde80c23SVineet Gupta 980dd450feSMischa Jonker [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = "bflush", 990dd450feSMischa Jonker [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = "bstall", 100bde80c23SVineet Gupta 101bde80c23SVineet Gupta /* counts condition */ 102bde80c23SVineet Gupta [PERF_COUNT_HW_INSTRUCTIONS] = "iall", 10309074950SVineet Gupta [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = "ijmp", /* Excludes ZOL jumps */ 104bde80c23SVineet Gupta [PERF_COUNT_ARC_BPOK] = "bpok", /* NP-NT, PT-T, PNT-NT */ 105bde80c23SVineet Gupta [PERF_COUNT_HW_BRANCH_MISSES] = "bpfail", /* NP-T, PT-NT, PNT-T */ 106bde80c23SVineet Gupta 1070a8a4767SVineet Gupta [PERF_COUNT_ARC_LDC] = "imemrdc", /* Instr: mem read cached */ 1080a8a4767SVineet Gupta [PERF_COUNT_ARC_STC] = "imemwrc", /* Instr: mem write cached */ 1090a8a4767SVineet Gupta 110bde80c23SVineet Gupta [PERF_COUNT_ARC_DCLM] = "dclm", /* D-cache Load Miss */ 111bde80c23SVineet Gupta [PERF_COUNT_ARC_DCSM] = "dcsm", /* D-cache Store Miss */ 112bde80c23SVineet Gupta [PERF_COUNT_ARC_ICM] = "icm", /* I-cache Miss */ 113bde80c23SVineet Gupta [PERF_COUNT_ARC_EDTLB] = "edtlb", /* D-TLB Miss */ 114bde80c23SVineet Gupta [PERF_COUNT_ARC_EITLB] = "eitlb", /* I-TLB Miss */ 1150dd450feSMischa Jonker }; 1160dd450feSMischa Jonker 1170dd450feSMischa Jonker #define C(_x) PERF_COUNT_HW_CACHE_##_x 1180dd450feSMischa Jonker #define CACHE_OP_UNSUPPORTED 0xffff 1190dd450feSMischa Jonker 1200dd450feSMischa Jonker static const unsigned arc_pmu_cache_map[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = { 1210dd450feSMischa Jonker [C(L1D)] = { 1220dd450feSMischa Jonker [C(OP_READ)] = { 1230a8a4767SVineet Gupta [C(RESULT_ACCESS)] = PERF_COUNT_ARC_LDC, 1240dd450feSMischa Jonker [C(RESULT_MISS)] = PERF_COUNT_ARC_DCLM, 1250dd450feSMischa Jonker }, 1260dd450feSMischa Jonker [C(OP_WRITE)] = { 1270a8a4767SVineet Gupta [C(RESULT_ACCESS)] = PERF_COUNT_ARC_STC, 1280dd450feSMischa Jonker [C(RESULT_MISS)] = PERF_COUNT_ARC_DCSM, 1290dd450feSMischa Jonker }, 1300dd450feSMischa Jonker [C(OP_PREFETCH)] = { 1310dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1320dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1330dd450feSMischa Jonker }, 1340dd450feSMischa Jonker }, 1350dd450feSMischa Jonker [C(L1I)] = { 1360dd450feSMischa Jonker [C(OP_READ)] = { 1370a8a4767SVineet Gupta [C(RESULT_ACCESS)] = PERF_COUNT_HW_INSTRUCTIONS, 1380dd450feSMischa Jonker [C(RESULT_MISS)] = PERF_COUNT_ARC_ICM, 1390dd450feSMischa Jonker }, 1400dd450feSMischa Jonker [C(OP_WRITE)] = { 1410dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1420dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1430dd450feSMischa Jonker }, 1440dd450feSMischa Jonker [C(OP_PREFETCH)] = { 1450dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1460dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1470dd450feSMischa Jonker }, 1480dd450feSMischa Jonker }, 1490dd450feSMischa Jonker [C(LL)] = { 1500dd450feSMischa Jonker [C(OP_READ)] = { 1510dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1520dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1530dd450feSMischa Jonker }, 1540dd450feSMischa Jonker [C(OP_WRITE)] = { 1550dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1560dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1570dd450feSMischa Jonker }, 1580dd450feSMischa Jonker [C(OP_PREFETCH)] = { 1590dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1600dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1610dd450feSMischa Jonker }, 1620dd450feSMischa Jonker }, 1630dd450feSMischa Jonker [C(DTLB)] = { 1640dd450feSMischa Jonker [C(OP_READ)] = { 1650a8a4767SVineet Gupta [C(RESULT_ACCESS)] = PERF_COUNT_ARC_LDC, 1660dd450feSMischa Jonker [C(RESULT_MISS)] = PERF_COUNT_ARC_EDTLB, 1670dd450feSMischa Jonker }, 1680a8a4767SVineet Gupta /* DTLB LD/ST Miss not segregated by h/w*/ 1690dd450feSMischa Jonker [C(OP_WRITE)] = { 1700dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1710dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1720dd450feSMischa Jonker }, 1730dd450feSMischa Jonker [C(OP_PREFETCH)] = { 1740dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1750dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1760dd450feSMischa Jonker }, 1770dd450feSMischa Jonker }, 1780dd450feSMischa Jonker [C(ITLB)] = { 1790dd450feSMischa Jonker [C(OP_READ)] = { 1800dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1810dd450feSMischa Jonker [C(RESULT_MISS)] = PERF_COUNT_ARC_EITLB, 1820dd450feSMischa Jonker }, 1830dd450feSMischa Jonker [C(OP_WRITE)] = { 1840dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1850dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1860dd450feSMischa Jonker }, 1870dd450feSMischa Jonker [C(OP_PREFETCH)] = { 1880dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1890dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 1900dd450feSMischa Jonker }, 1910dd450feSMischa Jonker }, 1920dd450feSMischa Jonker [C(BPU)] = { 1930dd450feSMischa Jonker [C(OP_READ)] = { 1940dd450feSMischa Jonker [C(RESULT_ACCESS)] = PERF_COUNT_HW_BRANCH_INSTRUCTIONS, 1950dd450feSMischa Jonker [C(RESULT_MISS)] = PERF_COUNT_HW_BRANCH_MISSES, 1960dd450feSMischa Jonker }, 1970dd450feSMischa Jonker [C(OP_WRITE)] = { 1980dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 1990dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 2000dd450feSMischa Jonker }, 2010dd450feSMischa Jonker [C(OP_PREFETCH)] = { 2020dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 2030dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 2040dd450feSMischa Jonker }, 2050dd450feSMischa Jonker }, 2060dd450feSMischa Jonker [C(NODE)] = { 2070dd450feSMischa Jonker [C(OP_READ)] = { 2080dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 2090dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 2100dd450feSMischa Jonker }, 2110dd450feSMischa Jonker [C(OP_WRITE)] = { 2120dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 2130dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 2140dd450feSMischa Jonker }, 2150dd450feSMischa Jonker [C(OP_PREFETCH)] = { 2160dd450feSMischa Jonker [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED, 2170dd450feSMischa Jonker [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED, 2180dd450feSMischa Jonker }, 2190dd450feSMischa Jonker }, 2200dd450feSMischa Jonker }; 2210dd450feSMischa Jonker 2229c57564eSVineet Gupta #endif /* __ASM_PERF_EVENT_H */ 223