11162b070SVineet Gupta /* 21162b070SVineet Gupta * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com) 31162b070SVineet Gupta * 41162b070SVineet Gupta * This program is free software; you can redistribute it and/or modify 51162b070SVineet Gupta * it under the terms of the GNU General Public License version 2 as 61162b070SVineet Gupta * published by the Free Software Foundation. 71162b070SVineet Gupta */ 81162b070SVineet Gupta 91162b070SVineet Gupta #ifndef _ASM_ARC_IO_H 101162b070SVineet Gupta #define _ASM_ARC_IO_H 111162b070SVineet Gupta 121162b070SVineet Gupta #include <linux/types.h> 131162b070SVineet Gupta #include <asm/byteorder.h> 141162b070SVineet Gupta #include <asm/page.h> 151162b070SVineet Gupta 16*e5bc0478SVineet Gupta #ifdef CONFIG_ISA_ARCV2 17*e5bc0478SVineet Gupta #include <asm/barrier.h> 18*e5bc0478SVineet Gupta #define __iormb() rmb() 19*e5bc0478SVineet Gupta #define __iowmb() wmb() 20*e5bc0478SVineet Gupta #else 21*e5bc0478SVineet Gupta #define __iormb() do { } while (0) 22*e5bc0478SVineet Gupta #define __iowmb() do { } while (0) 23*e5bc0478SVineet Gupta #endif 24*e5bc0478SVineet Gupta 25f5db19e9SVineet Gupta extern void __iomem *ioremap(phys_addr_t paddr, unsigned long size); 26f5db19e9SVineet Gupta extern void __iomem *ioremap_prot(phys_addr_t paddr, unsigned long size, 274368902bSGilad Ben-Yossef unsigned long flags); 28c1678ffcSJoao Pinto static inline void __iomem *ioport_map(unsigned long port, unsigned int nr) 29c1678ffcSJoao Pinto { 30c1678ffcSJoao Pinto return (void __iomem *)port; 31c1678ffcSJoao Pinto } 32c1678ffcSJoao Pinto 33c1678ffcSJoao Pinto static inline void ioport_unmap(void __iomem *addr) 34c1678ffcSJoao Pinto { 35c1678ffcSJoao Pinto } 36c1678ffcSJoao Pinto 371162b070SVineet Gupta extern void iounmap(const void __iomem *addr); 381162b070SVineet Gupta 391162b070SVineet Gupta #define ioremap_nocache(phy, sz) ioremap(phy, sz) 401162b070SVineet Gupta #define ioremap_wc(phy, sz) ioremap(phy, sz) 41556269c1SToshi Kani #define ioremap_wt(phy, sz) ioremap(phy, sz) 421162b070SVineet Gupta 43*e5bc0478SVineet Gupta /* 44*e5bc0478SVineet Gupta * io{read,write}{16,32}be() macros 45*e5bc0478SVineet Gupta */ 46*e5bc0478SVineet Gupta #define ioread16be(p) ({ u16 __v = be16_to_cpu((__force __be16)__raw_readw(p)); __iormb(); __v; }) 47*e5bc0478SVineet Gupta #define ioread32be(p) ({ u32 __v = be32_to_cpu((__force __be32)__raw_readl(p)); __iormb(); __v; }) 48*e5bc0478SVineet Gupta 49*e5bc0478SVineet Gupta #define iowrite16be(v,p) ({ __iowmb(); __raw_writew((__force u16)cpu_to_be16(v), p); }) 50*e5bc0478SVineet Gupta #define iowrite32be(v,p) ({ __iowmb(); __raw_writel((__force u32)cpu_to_be32(v), p); }) 51*e5bc0478SVineet Gupta 521162b070SVineet Gupta /* Change struct page to physical address */ 531162b070SVineet Gupta #define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT) 541162b070SVineet Gupta 551162b070SVineet Gupta #define __raw_readb __raw_readb 561162b070SVineet Gupta static inline u8 __raw_readb(const volatile void __iomem *addr) 571162b070SVineet Gupta { 581162b070SVineet Gupta u8 b; 591162b070SVineet Gupta 601162b070SVineet Gupta __asm__ __volatile__( 611162b070SVineet Gupta " ldb%U1 %0, %1 \n" 621162b070SVineet Gupta : "=r" (b) 631162b070SVineet Gupta : "m" (*(volatile u8 __force *)addr) 641162b070SVineet Gupta : "memory"); 651162b070SVineet Gupta 661162b070SVineet Gupta return b; 671162b070SVineet Gupta } 681162b070SVineet Gupta 691162b070SVineet Gupta #define __raw_readw __raw_readw 701162b070SVineet Gupta static inline u16 __raw_readw(const volatile void __iomem *addr) 711162b070SVineet Gupta { 721162b070SVineet Gupta u16 s; 731162b070SVineet Gupta 741162b070SVineet Gupta __asm__ __volatile__( 751162b070SVineet Gupta " ldw%U1 %0, %1 \n" 761162b070SVineet Gupta : "=r" (s) 771162b070SVineet Gupta : "m" (*(volatile u16 __force *)addr) 781162b070SVineet Gupta : "memory"); 791162b070SVineet Gupta 801162b070SVineet Gupta return s; 811162b070SVineet Gupta } 821162b070SVineet Gupta 831162b070SVineet Gupta #define __raw_readl __raw_readl 841162b070SVineet Gupta static inline u32 __raw_readl(const volatile void __iomem *addr) 851162b070SVineet Gupta { 861162b070SVineet Gupta u32 w; 871162b070SVineet Gupta 881162b070SVineet Gupta __asm__ __volatile__( 891162b070SVineet Gupta " ld%U1 %0, %1 \n" 901162b070SVineet Gupta : "=r" (w) 911162b070SVineet Gupta : "m" (*(volatile u32 __force *)addr) 921162b070SVineet Gupta : "memory"); 931162b070SVineet Gupta 941162b070SVineet Gupta return w; 951162b070SVineet Gupta } 961162b070SVineet Gupta 971162b070SVineet Gupta #define __raw_writeb __raw_writeb 981162b070SVineet Gupta static inline void __raw_writeb(u8 b, volatile void __iomem *addr) 991162b070SVineet Gupta { 1001162b070SVineet Gupta __asm__ __volatile__( 1011162b070SVineet Gupta " stb%U1 %0, %1 \n" 1021162b070SVineet Gupta : 1031162b070SVineet Gupta : "r" (b), "m" (*(volatile u8 __force *)addr) 1041162b070SVineet Gupta : "memory"); 1051162b070SVineet Gupta } 1061162b070SVineet Gupta 1071162b070SVineet Gupta #define __raw_writew __raw_writew 1081162b070SVineet Gupta static inline void __raw_writew(u16 s, volatile void __iomem *addr) 1091162b070SVineet Gupta { 1101162b070SVineet Gupta __asm__ __volatile__( 1111162b070SVineet Gupta " stw%U1 %0, %1 \n" 1121162b070SVineet Gupta : 1131162b070SVineet Gupta : "r" (s), "m" (*(volatile u16 __force *)addr) 1141162b070SVineet Gupta : "memory"); 1151162b070SVineet Gupta 1161162b070SVineet Gupta } 1171162b070SVineet Gupta 1181162b070SVineet Gupta #define __raw_writel __raw_writel 1191162b070SVineet Gupta static inline void __raw_writel(u32 w, volatile void __iomem *addr) 1201162b070SVineet Gupta { 1211162b070SVineet Gupta __asm__ __volatile__( 1221162b070SVineet Gupta " st%U1 %0, %1 \n" 1231162b070SVineet Gupta : 1241162b070SVineet Gupta : "r" (w), "m" (*(volatile u32 __force *)addr) 1251162b070SVineet Gupta : "memory"); 1261162b070SVineet Gupta 1271162b070SVineet Gupta } 1281162b070SVineet Gupta 129b8a03302SVineet Gupta /* 130b8a03302SVineet Gupta * MMIO can also get buffered/optimized in micro-arch, so barriers needed 131b8a03302SVineet Gupta * Based on ARM model for the typical use case 132b8a03302SVineet Gupta * 133b8a03302SVineet Gupta * <ST [DMA buffer]> 134b8a03302SVineet Gupta * <writel MMIO "go" reg> 135b8a03302SVineet Gupta * or: 136b8a03302SVineet Gupta * <readl MMIO "status" reg> 137b8a03302SVineet Gupta * <LD [DMA buffer]> 138b8a03302SVineet Gupta * 139b8a03302SVineet Gupta * http://lkml.kernel.org/r/20150622133656.GG1583@arm.com 140b8a03302SVineet Gupta */ 141b8a03302SVineet Gupta #define readb(c) ({ u8 __v = readb_relaxed(c); __iormb(); __v; }) 142b8a03302SVineet Gupta #define readw(c) ({ u16 __v = readw_relaxed(c); __iormb(); __v; }) 143b8a03302SVineet Gupta #define readl(c) ({ u32 __v = readl_relaxed(c); __iormb(); __v; }) 144b8a03302SVineet Gupta 145b8a03302SVineet Gupta #define writeb(v,c) ({ __iowmb(); writeb_relaxed(v,c); }) 146b8a03302SVineet Gupta #define writew(v,c) ({ __iowmb(); writew_relaxed(v,c); }) 147b8a03302SVineet Gupta #define writel(v,c) ({ __iowmb(); writel_relaxed(v,c); }) 148b8a03302SVineet Gupta 149b8a03302SVineet Gupta /* 150f778cc65SLada Trimasova * Relaxed API for drivers which can handle barrier ordering themselves 151f778cc65SLada Trimasova * 152f778cc65SLada Trimasova * Also these are defined to perform little endian accesses. 153f778cc65SLada Trimasova * To provide the typical device register semantics of fixed endian, 154f778cc65SLada Trimasova * swap the byte order for Big Endian 155f778cc65SLada Trimasova * 156f778cc65SLada Trimasova * http://lkml.kernel.org/r/201603100845.30602.arnd@arndb.de 157b8a03302SVineet Gupta */ 158b8a03302SVineet Gupta #define readb_relaxed(c) __raw_readb(c) 159f778cc65SLada Trimasova #define readw_relaxed(c) ({ u16 __r = le16_to_cpu((__force __le16) \ 160f778cc65SLada Trimasova __raw_readw(c)); __r; }) 161f778cc65SLada Trimasova #define readl_relaxed(c) ({ u32 __r = le32_to_cpu((__force __le32) \ 162f778cc65SLada Trimasova __raw_readl(c)); __r; }) 163b8a03302SVineet Gupta 164b8a03302SVineet Gupta #define writeb_relaxed(v,c) __raw_writeb(v,c) 165f778cc65SLada Trimasova #define writew_relaxed(v,c) __raw_writew((__force u16) cpu_to_le16(v),c) 166f778cc65SLada Trimasova #define writel_relaxed(v,c) __raw_writel((__force u32) cpu_to_le32(v),c) 1676532b02fSMischa Jonker 1681162b070SVineet Gupta #include <asm-generic/io.h> 1691162b070SVineet Gupta 1701162b070SVineet Gupta #endif /* _ASM_ARC_IO_H */ 171