xref: /openbmc/linux/arch/arc/include/asm/io.h (revision b8a033023994c4e59697bb3b16b441b38f258390)
11162b070SVineet Gupta /*
21162b070SVineet Gupta  * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
31162b070SVineet Gupta  *
41162b070SVineet Gupta  * This program is free software; you can redistribute it and/or modify
51162b070SVineet Gupta  * it under the terms of the GNU General Public License version 2 as
61162b070SVineet Gupta  * published by the Free Software Foundation.
71162b070SVineet Gupta  */
81162b070SVineet Gupta 
91162b070SVineet Gupta #ifndef _ASM_ARC_IO_H
101162b070SVineet Gupta #define _ASM_ARC_IO_H
111162b070SVineet Gupta 
121162b070SVineet Gupta #include <linux/types.h>
131162b070SVineet Gupta #include <asm/byteorder.h>
141162b070SVineet Gupta #include <asm/page.h>
151162b070SVineet Gupta 
161162b070SVineet Gupta extern void __iomem *ioremap(unsigned long physaddr, unsigned long size);
174368902bSGilad Ben-Yossef extern void __iomem *ioremap_prot(phys_addr_t offset, unsigned long size,
184368902bSGilad Ben-Yossef 				  unsigned long flags);
191162b070SVineet Gupta extern void iounmap(const void __iomem *addr);
201162b070SVineet Gupta 
211162b070SVineet Gupta #define ioremap_nocache(phy, sz)	ioremap(phy, sz)
221162b070SVineet Gupta #define ioremap_wc(phy, sz)		ioremap(phy, sz)
231162b070SVineet Gupta 
241162b070SVineet Gupta /* Change struct page to physical address */
251162b070SVineet Gupta #define page_to_phys(page)		(page_to_pfn(page) << PAGE_SHIFT)
261162b070SVineet Gupta 
271162b070SVineet Gupta #define __raw_readb __raw_readb
281162b070SVineet Gupta static inline u8 __raw_readb(const volatile void __iomem *addr)
291162b070SVineet Gupta {
301162b070SVineet Gupta 	u8 b;
311162b070SVineet Gupta 
321162b070SVineet Gupta 	__asm__ __volatile__(
331162b070SVineet Gupta 	"	ldb%U1 %0, %1	\n"
341162b070SVineet Gupta 	: "=r" (b)
351162b070SVineet Gupta 	: "m" (*(volatile u8 __force *)addr)
361162b070SVineet Gupta 	: "memory");
371162b070SVineet Gupta 
381162b070SVineet Gupta 	return b;
391162b070SVineet Gupta }
401162b070SVineet Gupta 
411162b070SVineet Gupta #define __raw_readw __raw_readw
421162b070SVineet Gupta static inline u16 __raw_readw(const volatile void __iomem *addr)
431162b070SVineet Gupta {
441162b070SVineet Gupta 	u16 s;
451162b070SVineet Gupta 
461162b070SVineet Gupta 	__asm__ __volatile__(
471162b070SVineet Gupta 	"	ldw%U1 %0, %1	\n"
481162b070SVineet Gupta 	: "=r" (s)
491162b070SVineet Gupta 	: "m" (*(volatile u16 __force *)addr)
501162b070SVineet Gupta 	: "memory");
511162b070SVineet Gupta 
521162b070SVineet Gupta 	return s;
531162b070SVineet Gupta }
541162b070SVineet Gupta 
551162b070SVineet Gupta #define __raw_readl __raw_readl
561162b070SVineet Gupta static inline u32 __raw_readl(const volatile void __iomem *addr)
571162b070SVineet Gupta {
581162b070SVineet Gupta 	u32 w;
591162b070SVineet Gupta 
601162b070SVineet Gupta 	__asm__ __volatile__(
611162b070SVineet Gupta 	"	ld%U1 %0, %1	\n"
621162b070SVineet Gupta 	: "=r" (w)
631162b070SVineet Gupta 	: "m" (*(volatile u32 __force *)addr)
641162b070SVineet Gupta 	: "memory");
651162b070SVineet Gupta 
661162b070SVineet Gupta 	return w;
671162b070SVineet Gupta }
681162b070SVineet Gupta 
691162b070SVineet Gupta #define __raw_writeb __raw_writeb
701162b070SVineet Gupta static inline void __raw_writeb(u8 b, volatile void __iomem *addr)
711162b070SVineet Gupta {
721162b070SVineet Gupta 	__asm__ __volatile__(
731162b070SVineet Gupta 	"	stb%U1 %0, %1	\n"
741162b070SVineet Gupta 	:
751162b070SVineet Gupta 	: "r" (b), "m" (*(volatile u8 __force *)addr)
761162b070SVineet Gupta 	: "memory");
771162b070SVineet Gupta }
781162b070SVineet Gupta 
791162b070SVineet Gupta #define __raw_writew __raw_writew
801162b070SVineet Gupta static inline void __raw_writew(u16 s, volatile void __iomem *addr)
811162b070SVineet Gupta {
821162b070SVineet Gupta 	__asm__ __volatile__(
831162b070SVineet Gupta 	"	stw%U1 %0, %1	\n"
841162b070SVineet Gupta 	:
851162b070SVineet Gupta 	: "r" (s), "m" (*(volatile u16 __force *)addr)
861162b070SVineet Gupta 	: "memory");
871162b070SVineet Gupta 
881162b070SVineet Gupta }
891162b070SVineet Gupta 
901162b070SVineet Gupta #define __raw_writel __raw_writel
911162b070SVineet Gupta static inline void __raw_writel(u32 w, volatile void __iomem *addr)
921162b070SVineet Gupta {
931162b070SVineet Gupta 	__asm__ __volatile__(
941162b070SVineet Gupta 	"	st%U1 %0, %1	\n"
951162b070SVineet Gupta 	:
961162b070SVineet Gupta 	: "r" (w), "m" (*(volatile u32 __force *)addr)
971162b070SVineet Gupta 	: "memory");
981162b070SVineet Gupta 
991162b070SVineet Gupta }
1001162b070SVineet Gupta 
101*b8a03302SVineet Gupta #ifdef CONFIG_ISA_ARCV2
102*b8a03302SVineet Gupta #include <asm/barrier.h>
103*b8a03302SVineet Gupta #define __iormb()		rmb()
104*b8a03302SVineet Gupta #define __iowmb()		wmb()
105*b8a03302SVineet Gupta #else
106*b8a03302SVineet Gupta #define __iormb()		do { } while (0)
107*b8a03302SVineet Gupta #define __iowmb()		do { } while (0)
108*b8a03302SVineet Gupta #endif
109*b8a03302SVineet Gupta 
110*b8a03302SVineet Gupta /*
111*b8a03302SVineet Gupta  * MMIO can also get buffered/optimized in micro-arch, so barriers needed
112*b8a03302SVineet Gupta  * Based on ARM model for the typical use case
113*b8a03302SVineet Gupta  *
114*b8a03302SVineet Gupta  *	<ST [DMA buffer]>
115*b8a03302SVineet Gupta  *	<writel MMIO "go" reg>
116*b8a03302SVineet Gupta  *  or:
117*b8a03302SVineet Gupta  *	<readl MMIO "status" reg>
118*b8a03302SVineet Gupta  *	<LD [DMA buffer]>
119*b8a03302SVineet Gupta  *
120*b8a03302SVineet Gupta  * http://lkml.kernel.org/r/20150622133656.GG1583@arm.com
121*b8a03302SVineet Gupta  */
122*b8a03302SVineet Gupta #define readb(c)		({ u8  __v = readb_relaxed(c); __iormb(); __v; })
123*b8a03302SVineet Gupta #define readw(c)		({ u16 __v = readw_relaxed(c); __iormb(); __v; })
124*b8a03302SVineet Gupta #define readl(c)		({ u32 __v = readl_relaxed(c); __iormb(); __v; })
125*b8a03302SVineet Gupta 
126*b8a03302SVineet Gupta #define writeb(v,c)		({ __iowmb(); writeb_relaxed(v,c); })
127*b8a03302SVineet Gupta #define writew(v,c)		({ __iowmb(); writew_relaxed(v,c); })
128*b8a03302SVineet Gupta #define writel(v,c)		({ __iowmb(); writel_relaxed(v,c); })
129*b8a03302SVineet Gupta 
130*b8a03302SVineet Gupta /*
131*b8a03302SVineet Gupta  * Relaxed API for drivers which can handle any ordering themselves
132*b8a03302SVineet Gupta  */
133*b8a03302SVineet Gupta #define readb_relaxed(c)	__raw_readb(c)
134*b8a03302SVineet Gupta #define readw_relaxed(c)	__raw_readw(c)
135*b8a03302SVineet Gupta #define readl_relaxed(c)	__raw_readl(c)
136*b8a03302SVineet Gupta 
137*b8a03302SVineet Gupta #define writeb_relaxed(v,c)	__raw_writeb(v,c)
138*b8a03302SVineet Gupta #define writew_relaxed(v,c)	__raw_writew(v,c)
139*b8a03302SVineet Gupta #define writel_relaxed(v,c)	__raw_writel(v,c)
1406532b02fSMischa Jonker 
1411162b070SVineet Gupta #include <asm-generic/io.h>
1421162b070SVineet Gupta 
1431162b070SVineet Gupta #endif /* _ASM_ARC_IO_H */
144