xref: /openbmc/linux/arch/alpha/kernel/sys_wildfire.c (revision 762f99f4f3cb41a775b5157dd761217beba65873)
1b2441318SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds  *  linux/arch/alpha/kernel/sys_wildfire.c
41da177e4SLinus Torvalds  *
51da177e4SLinus Torvalds  *  Wildfire support.
61da177e4SLinus Torvalds  *
71da177e4SLinus Torvalds  *  Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
81da177e4SLinus Torvalds  */
91da177e4SLinus Torvalds 
101da177e4SLinus Torvalds #include <linux/kernel.h>
111da177e4SLinus Torvalds #include <linux/types.h>
121da177e4SLinus Torvalds #include <linux/mm.h>
131da177e4SLinus Torvalds #include <linux/sched.h>
141da177e4SLinus Torvalds #include <linux/pci.h>
151da177e4SLinus Torvalds #include <linux/init.h>
161da177e4SLinus Torvalds #include <linux/bitops.h>
171da177e4SLinus Torvalds 
181da177e4SLinus Torvalds #include <asm/ptrace.h>
191da177e4SLinus Torvalds #include <asm/dma.h>
201da177e4SLinus Torvalds #include <asm/irq.h>
211da177e4SLinus Torvalds #include <asm/mmu_context.h>
221da177e4SLinus Torvalds #include <asm/io.h>
231da177e4SLinus Torvalds #include <asm/core_wildfire.h>
241da177e4SLinus Torvalds #include <asm/hwrpb.h>
251da177e4SLinus Torvalds #include <asm/tlbflush.h>
261da177e4SLinus Torvalds 
271da177e4SLinus Torvalds #include "proto.h"
281da177e4SLinus Torvalds #include "irq_impl.h"
291da177e4SLinus Torvalds #include "pci_impl.h"
301da177e4SLinus Torvalds #include "machvec_impl.h"
311da177e4SLinus Torvalds 
321da177e4SLinus Torvalds static unsigned long cached_irq_mask[WILDFIRE_NR_IRQS/(sizeof(long)*8)];
331da177e4SLinus Torvalds 
341da177e4SLinus Torvalds DEFINE_SPINLOCK(wildfire_irq_lock);
351da177e4SLinus Torvalds 
361da177e4SLinus Torvalds static int doing_init_irq_hw = 0;
371da177e4SLinus Torvalds 
381da177e4SLinus Torvalds static void
wildfire_update_irq_hw(unsigned int irq)391da177e4SLinus Torvalds wildfire_update_irq_hw(unsigned int irq)
401da177e4SLinus Torvalds {
411da177e4SLinus Torvalds 	int qbbno = (irq >> 8) & (WILDFIRE_MAX_QBB - 1);
421da177e4SLinus Torvalds 	int pcano = (irq >> 6) & (WILDFIRE_PCA_PER_QBB - 1);
431da177e4SLinus Torvalds 	wildfire_pca *pca;
441da177e4SLinus Torvalds 	volatile unsigned long * enable0;
451da177e4SLinus Torvalds 
461da177e4SLinus Torvalds 	if (!WILDFIRE_PCA_EXISTS(qbbno, pcano)) {
471da177e4SLinus Torvalds 		if (!doing_init_irq_hw) {
481da177e4SLinus Torvalds 			printk(KERN_ERR "wildfire_update_irq_hw:"
491da177e4SLinus Torvalds 			       " got irq %d for non-existent PCA %d"
501da177e4SLinus Torvalds 			       " on QBB %d.\n",
511da177e4SLinus Torvalds 			       irq, pcano, qbbno);
521da177e4SLinus Torvalds 		}
531da177e4SLinus Torvalds 		return;
541da177e4SLinus Torvalds 	}
551da177e4SLinus Torvalds 
561da177e4SLinus Torvalds 	pca = WILDFIRE_pca(qbbno, pcano);
571da177e4SLinus Torvalds 	enable0 = (unsigned long *) &pca->pca_int[0].enable; /* ??? */
581da177e4SLinus Torvalds 
591da177e4SLinus Torvalds 	*enable0 = cached_irq_mask[qbbno * WILDFIRE_PCA_PER_QBB + pcano];
601da177e4SLinus Torvalds 	mb();
611da177e4SLinus Torvalds 	*enable0;
621da177e4SLinus Torvalds }
631da177e4SLinus Torvalds 
641da177e4SLinus Torvalds static void __init
wildfire_init_irq_hw(void)651da177e4SLinus Torvalds wildfire_init_irq_hw(void)
661da177e4SLinus Torvalds {
671da177e4SLinus Torvalds #if 0
681da177e4SLinus Torvalds 	register wildfire_pca * pca = WILDFIRE_pca(0, 0);
691da177e4SLinus Torvalds 	volatile unsigned long * enable0, * enable1, * enable2, *enable3;
701da177e4SLinus Torvalds 	volatile unsigned long * target0, * target1, * target2, *target3;
711da177e4SLinus Torvalds 
721da177e4SLinus Torvalds 	enable0 = (unsigned long *) &pca->pca_int[0].enable;
731da177e4SLinus Torvalds 	enable1 = (unsigned long *) &pca->pca_int[1].enable;
741da177e4SLinus Torvalds 	enable2 = (unsigned long *) &pca->pca_int[2].enable;
751da177e4SLinus Torvalds 	enable3 = (unsigned long *) &pca->pca_int[3].enable;
761da177e4SLinus Torvalds 
771da177e4SLinus Torvalds 	target0 = (unsigned long *) &pca->pca_int[0].target;
781da177e4SLinus Torvalds 	target1 = (unsigned long *) &pca->pca_int[1].target;
791da177e4SLinus Torvalds 	target2 = (unsigned long *) &pca->pca_int[2].target;
801da177e4SLinus Torvalds 	target3 = (unsigned long *) &pca->pca_int[3].target;
811da177e4SLinus Torvalds 
821da177e4SLinus Torvalds 	*enable0 = *enable1 = *enable2 = *enable3 = 0;
831da177e4SLinus Torvalds 
841da177e4SLinus Torvalds 	*target0 = (1UL<<8) | WILDFIRE_QBB(0);
851da177e4SLinus Torvalds 	*target1 = *target2 = *target3 = 0;
861da177e4SLinus Torvalds 
871da177e4SLinus Torvalds 	mb();
881da177e4SLinus Torvalds 
891da177e4SLinus Torvalds 	*enable0; *enable1; *enable2; *enable3;
901da177e4SLinus Torvalds 	*target0; *target1; *target2; *target3;
911da177e4SLinus Torvalds 
921da177e4SLinus Torvalds #else
931da177e4SLinus Torvalds 	int i;
941da177e4SLinus Torvalds 
951da177e4SLinus Torvalds 	doing_init_irq_hw = 1;
961da177e4SLinus Torvalds 
971da177e4SLinus Torvalds 	/* Need to update only once for every possible PCA. */
981da177e4SLinus Torvalds 	for (i = 0; i < WILDFIRE_NR_IRQS; i+=WILDFIRE_IRQ_PER_PCA)
991da177e4SLinus Torvalds 		wildfire_update_irq_hw(i);
1001da177e4SLinus Torvalds 
1011da177e4SLinus Torvalds 	doing_init_irq_hw = 0;
1021da177e4SLinus Torvalds #endif
1031da177e4SLinus Torvalds }
1041da177e4SLinus Torvalds 
1051da177e4SLinus Torvalds static void
wildfire_enable_irq(struct irq_data * d)106ff53afe6SThomas Gleixner wildfire_enable_irq(struct irq_data *d)
1071da177e4SLinus Torvalds {
108ff53afe6SThomas Gleixner 	unsigned int irq = d->irq;
109ff53afe6SThomas Gleixner 
1101da177e4SLinus Torvalds 	if (irq < 16)
111ff53afe6SThomas Gleixner 		i8259a_enable_irq(d);
1121da177e4SLinus Torvalds 
1131da177e4SLinus Torvalds 	spin_lock(&wildfire_irq_lock);
1141da177e4SLinus Torvalds 	set_bit(irq, &cached_irq_mask);
1151da177e4SLinus Torvalds 	wildfire_update_irq_hw(irq);
1161da177e4SLinus Torvalds 	spin_unlock(&wildfire_irq_lock);
1171da177e4SLinus Torvalds }
1181da177e4SLinus Torvalds 
1191da177e4SLinus Torvalds static void
wildfire_disable_irq(struct irq_data * d)120ff53afe6SThomas Gleixner wildfire_disable_irq(struct irq_data *d)
1211da177e4SLinus Torvalds {
122ff53afe6SThomas Gleixner 	unsigned int irq = d->irq;
123ff53afe6SThomas Gleixner 
1241da177e4SLinus Torvalds 	if (irq < 16)
125ff53afe6SThomas Gleixner 		i8259a_disable_irq(d);
1261da177e4SLinus Torvalds 
1271da177e4SLinus Torvalds 	spin_lock(&wildfire_irq_lock);
1281da177e4SLinus Torvalds 	clear_bit(irq, &cached_irq_mask);
1291da177e4SLinus Torvalds 	wildfire_update_irq_hw(irq);
1301da177e4SLinus Torvalds 	spin_unlock(&wildfire_irq_lock);
1311da177e4SLinus Torvalds }
1321da177e4SLinus Torvalds 
1331da177e4SLinus Torvalds static void
wildfire_mask_and_ack_irq(struct irq_data * d)134ff53afe6SThomas Gleixner wildfire_mask_and_ack_irq(struct irq_data *d)
1351da177e4SLinus Torvalds {
136ff53afe6SThomas Gleixner 	unsigned int irq = d->irq;
137ff53afe6SThomas Gleixner 
1381da177e4SLinus Torvalds 	if (irq < 16)
139ff53afe6SThomas Gleixner 		i8259a_mask_and_ack_irq(d);
1401da177e4SLinus Torvalds 
1411da177e4SLinus Torvalds 	spin_lock(&wildfire_irq_lock);
1421da177e4SLinus Torvalds 	clear_bit(irq, &cached_irq_mask);
1431da177e4SLinus Torvalds 	wildfire_update_irq_hw(irq);
1441da177e4SLinus Torvalds 	spin_unlock(&wildfire_irq_lock);
1451da177e4SLinus Torvalds }
1461da177e4SLinus Torvalds 
14744377f62SThomas Gleixner static struct irq_chip wildfire_irq_type = {
1488ab1221cSThomas Gleixner 	.name		= "WILDFIRE",
149ff53afe6SThomas Gleixner 	.irq_unmask	= wildfire_enable_irq,
150ff53afe6SThomas Gleixner 	.irq_mask	= wildfire_disable_irq,
151ff53afe6SThomas Gleixner 	.irq_mask_ack	= wildfire_mask_and_ack_irq,
1521da177e4SLinus Torvalds };
1531da177e4SLinus Torvalds 
1541da177e4SLinus Torvalds static void __init
wildfire_init_irq_per_pca(int qbbno,int pcano)1551da177e4SLinus Torvalds wildfire_init_irq_per_pca(int qbbno, int pcano)
1561da177e4SLinus Torvalds {
1571da177e4SLinus Torvalds 	int i, irq_bias;
1581da177e4SLinus Torvalds 
1591da177e4SLinus Torvalds 	irq_bias = qbbno * (WILDFIRE_PCA_PER_QBB * WILDFIRE_IRQ_PER_PCA)
1601da177e4SLinus Torvalds 		 + pcano * WILDFIRE_IRQ_PER_PCA;
1611da177e4SLinus Torvalds 
162280da4e4SRichard Henderson #if 0
163280da4e4SRichard Henderson 	unsigned long io_bias;
164280da4e4SRichard Henderson 
1651da177e4SLinus Torvalds 	/* Only need the following for first PCI bus per PCA. */
1661da177e4SLinus Torvalds 	io_bias = WILDFIRE_IO(qbbno, pcano<<1) - WILDFIRE_IO_BIAS;
1671da177e4SLinus Torvalds 
1681da177e4SLinus Torvalds 	outb(0, DMA1_RESET_REG + io_bias);
1691da177e4SLinus Torvalds 	outb(0, DMA2_RESET_REG + io_bias);
1701da177e4SLinus Torvalds 	outb(DMA_MODE_CASCADE, DMA2_MODE_REG + io_bias);
1711da177e4SLinus Torvalds 	outb(0, DMA2_MASK_REG + io_bias);
1721da177e4SLinus Torvalds #endif
1731da177e4SLinus Torvalds 
1741da177e4SLinus Torvalds #if 0
1751da177e4SLinus Torvalds 	/* ??? Not sure how to do this, yet... */
1761da177e4SLinus Torvalds 	init_i8259a_irqs(); /* ??? */
1771da177e4SLinus Torvalds #endif
1781da177e4SLinus Torvalds 
1791da177e4SLinus Torvalds 	for (i = 0; i < 16; ++i) {
1801da177e4SLinus Torvalds 		if (i == 2)
1811da177e4SLinus Torvalds 			continue;
182a9eb076bSThomas Gleixner 		irq_set_chip_and_handler(i + irq_bias, &wildfire_irq_type,
1837d209c81SKyle McMartin 					 handle_level_irq);
184ff53afe6SThomas Gleixner 		irq_set_status_flags(i + irq_bias, IRQ_LEVEL);
1851da177e4SLinus Torvalds 	}
1861da177e4SLinus Torvalds 
187a9eb076bSThomas Gleixner 	irq_set_chip_and_handler(36 + irq_bias, &wildfire_irq_type,
1887d209c81SKyle McMartin 				 handle_level_irq);
189ff53afe6SThomas Gleixner 	irq_set_status_flags(36 + irq_bias, IRQ_LEVEL);
1901da177e4SLinus Torvalds 	for (i = 40; i < 64; ++i) {
191a9eb076bSThomas Gleixner 		irq_set_chip_and_handler(i + irq_bias, &wildfire_irq_type,
1927d209c81SKyle McMartin 					 handle_level_irq);
193ff53afe6SThomas Gleixner 		irq_set_status_flags(i + irq_bias, IRQ_LEVEL);
1941da177e4SLinus Torvalds 	}
1951da177e4SLinus Torvalds 
196*82c849ebSafzal mohammed 	if (request_irq(32 + irq_bias, no_action, 0, "isa_enable", NULL))
197*82c849ebSafzal mohammed 		pr_err("Failed to register isa_enable interrupt\n");
1981da177e4SLinus Torvalds }
1991da177e4SLinus Torvalds 
2001da177e4SLinus Torvalds static void __init
wildfire_init_irq(void)2011da177e4SLinus Torvalds wildfire_init_irq(void)
2021da177e4SLinus Torvalds {
2031da177e4SLinus Torvalds 	int qbbno, pcano;
2041da177e4SLinus Torvalds 
2051da177e4SLinus Torvalds #if 1
2061da177e4SLinus Torvalds 	wildfire_init_irq_hw();
2071da177e4SLinus Torvalds 	init_i8259a_irqs();
2081da177e4SLinus Torvalds #endif
2091da177e4SLinus Torvalds 
2101da177e4SLinus Torvalds 	for (qbbno = 0; qbbno < WILDFIRE_MAX_QBB; qbbno++) {
2111da177e4SLinus Torvalds 	  if (WILDFIRE_QBB_EXISTS(qbbno)) {
2121da177e4SLinus Torvalds 	    for (pcano = 0; pcano < WILDFIRE_PCA_PER_QBB; pcano++) {
2131da177e4SLinus Torvalds 	      if (WILDFIRE_PCA_EXISTS(qbbno, pcano)) {
2141da177e4SLinus Torvalds 		wildfire_init_irq_per_pca(qbbno, pcano);
2151da177e4SLinus Torvalds 	      }
2161da177e4SLinus Torvalds 	    }
2171da177e4SLinus Torvalds 	  }
2181da177e4SLinus Torvalds 	}
2191da177e4SLinus Torvalds }
2201da177e4SLinus Torvalds 
2211da177e4SLinus Torvalds static void
wildfire_device_interrupt(unsigned long vector)2227ca56053SAl Viro wildfire_device_interrupt(unsigned long vector)
2231da177e4SLinus Torvalds {
2241da177e4SLinus Torvalds 	int irq;
2251da177e4SLinus Torvalds 
2261da177e4SLinus Torvalds 	irq = (vector - 0x800) >> 4;
2271da177e4SLinus Torvalds 
2281da177e4SLinus Torvalds 	/*
2291da177e4SLinus Torvalds 	 * bits 10-8:	source QBB ID
2301da177e4SLinus Torvalds 	 * bits 7-6:	PCA
2311da177e4SLinus Torvalds 	 * bits 5-0:	irq in PCA
2321da177e4SLinus Torvalds 	 */
2331da177e4SLinus Torvalds 
2343dbb8c62SAl Viro 	handle_irq(irq);
2351da177e4SLinus Torvalds 	return;
2361da177e4SLinus Torvalds }
2371da177e4SLinus Torvalds 
2381da177e4SLinus Torvalds /*
2391da177e4SLinus Torvalds  * PCI Fixup configuration.
2401da177e4SLinus Torvalds  *
2411da177e4SLinus Torvalds  * Summary per PCA (2 PCI or HIPPI buses):
2421da177e4SLinus Torvalds  *
2431da177e4SLinus Torvalds  * Bit      Meaning
2441da177e4SLinus Torvalds  * 0-15     ISA
2451da177e4SLinus Torvalds  *
2461da177e4SLinus Torvalds  *32        ISA summary
2471da177e4SLinus Torvalds  *33        SMI
2481da177e4SLinus Torvalds  *34        NMI
2491da177e4SLinus Torvalds  *36        builtin QLogic SCSI (or slot 0 if no IO module)
2501da177e4SLinus Torvalds  *40        Interrupt Line A from slot 2 PCI0
2511da177e4SLinus Torvalds  *41        Interrupt Line B from slot 2 PCI0
2521da177e4SLinus Torvalds  *42        Interrupt Line C from slot 2 PCI0
2531da177e4SLinus Torvalds  *43        Interrupt Line D from slot 2 PCI0
2541da177e4SLinus Torvalds  *44        Interrupt Line A from slot 3 PCI0
2551da177e4SLinus Torvalds  *45        Interrupt Line B from slot 3 PCI0
2561da177e4SLinus Torvalds  *46        Interrupt Line C from slot 3 PCI0
2571da177e4SLinus Torvalds  *47        Interrupt Line D from slot 3 PCI0
2581da177e4SLinus Torvalds  *
2591da177e4SLinus Torvalds  *48        Interrupt Line A from slot 4 PCI1
2601da177e4SLinus Torvalds  *49        Interrupt Line B from slot 4 PCI1
2611da177e4SLinus Torvalds  *50        Interrupt Line C from slot 4 PCI1
2621da177e4SLinus Torvalds  *51        Interrupt Line D from slot 4 PCI1
2631da177e4SLinus Torvalds  *52        Interrupt Line A from slot 5 PCI1
2641da177e4SLinus Torvalds  *53        Interrupt Line B from slot 5 PCI1
2651da177e4SLinus Torvalds  *54        Interrupt Line C from slot 5 PCI1
2661da177e4SLinus Torvalds  *55        Interrupt Line D from slot 5 PCI1
2671da177e4SLinus Torvalds  *56        Interrupt Line A from slot 6 PCI1
2681da177e4SLinus Torvalds  *57        Interrupt Line B from slot 6 PCI1
2691da177e4SLinus Torvalds  *58        Interrupt Line C from slot 6 PCI1
2701da177e4SLinus Torvalds  *50        Interrupt Line D from slot 6 PCI1
2711da177e4SLinus Torvalds  *60        Interrupt Line A from slot 7 PCI1
2721da177e4SLinus Torvalds  *61        Interrupt Line B from slot 7 PCI1
2731da177e4SLinus Torvalds  *62        Interrupt Line C from slot 7 PCI1
2741da177e4SLinus Torvalds  *63        Interrupt Line D from slot 7 PCI1
2751da177e4SLinus Torvalds  *
2761da177e4SLinus Torvalds  *
2771da177e4SLinus Torvalds  * IdSel
2781da177e4SLinus Torvalds  *   0	 Cypress Bridge I/O (ISA summary interrupt)
2791da177e4SLinus Torvalds  *   1	 64 bit PCI 0 option slot 1 (SCSI QLogic builtin)
2801da177e4SLinus Torvalds  *   2	 64 bit PCI 0 option slot 2
2811da177e4SLinus Torvalds  *   3	 64 bit PCI 0 option slot 3
2821da177e4SLinus Torvalds  *   4	 64 bit PCI 1 option slot 4
2831da177e4SLinus Torvalds  *   5	 64 bit PCI 1 option slot 5
2841da177e4SLinus Torvalds  *   6	 64 bit PCI 1 option slot 6
2851da177e4SLinus Torvalds  *   7	 64 bit PCI 1 option slot 7
2861da177e4SLinus Torvalds  */
2871da177e4SLinus Torvalds 
288814eae59SLorenzo Pieralisi static int
wildfire_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)289d5341942SRalf Baechle wildfire_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
2901da177e4SLinus Torvalds {
291814eae59SLorenzo Pieralisi 	static char irq_tab[8][5] = {
2921da177e4SLinus Torvalds 		/*INT    INTA   INTB   INTC   INTD */
2931da177e4SLinus Torvalds 		{ -1,    -1,    -1,    -1,    -1}, /* IdSel 0 ISA Bridge */
2941da177e4SLinus Torvalds 		{ 36,    36,    36+1, 36+2, 36+3}, /* IdSel 1 SCSI builtin */
2951da177e4SLinus Torvalds 		{ 40,    40,    40+1, 40+2, 40+3}, /* IdSel 2 PCI 0 slot 2 */
2961da177e4SLinus Torvalds 		{ 44,    44,    44+1, 44+2, 44+3}, /* IdSel 3 PCI 0 slot 3 */
2971da177e4SLinus Torvalds 		{ 48,    48,    48+1, 48+2, 48+3}, /* IdSel 4 PCI 1 slot 4 */
2981da177e4SLinus Torvalds 		{ 52,    52,    52+1, 52+2, 52+3}, /* IdSel 5 PCI 1 slot 5 */
2991da177e4SLinus Torvalds 		{ 56,    56,    56+1, 56+2, 56+3}, /* IdSel 6 PCI 1 slot 6 */
3001da177e4SLinus Torvalds 		{ 60,    60,    60+1, 60+2, 60+3}, /* IdSel 7 PCI 1 slot 7 */
3011da177e4SLinus Torvalds 	};
3021da177e4SLinus Torvalds 	long min_idsel = 0, max_idsel = 7, irqs_per_slot = 5;
3031da177e4SLinus Torvalds 
3041da177e4SLinus Torvalds 	struct pci_controller *hose = dev->sysdata;
3051da177e4SLinus Torvalds 	int irq = COMMON_TABLE_LOOKUP;
3061da177e4SLinus Torvalds 
3071da177e4SLinus Torvalds 	if (irq > 0) {
3081da177e4SLinus Torvalds 		int qbbno = hose->index >> 3;
3091da177e4SLinus Torvalds 		int pcano = (hose->index >> 1) & 3;
3101da177e4SLinus Torvalds 		irq += (qbbno << 8) + (pcano << 6);
3111da177e4SLinus Torvalds 	}
3121da177e4SLinus Torvalds 	return irq;
3131da177e4SLinus Torvalds }
3141da177e4SLinus Torvalds 
3151da177e4SLinus Torvalds 
3161da177e4SLinus Torvalds /*
3171da177e4SLinus Torvalds  * The System Vectors
3181da177e4SLinus Torvalds  */
3191da177e4SLinus Torvalds 
3201da177e4SLinus Torvalds struct alpha_machine_vector wildfire_mv __initmv = {
3211da177e4SLinus Torvalds 	.vector_name		= "WILDFIRE",
3221da177e4SLinus Torvalds 	DO_EV6_MMU,
3231da177e4SLinus Torvalds 	DO_DEFAULT_RTC,
3241da177e4SLinus Torvalds 	DO_WILDFIRE_IO,
3251da177e4SLinus Torvalds 	.machine_check		= wildfire_machine_check,
3261da177e4SLinus Torvalds 	.max_isa_dma_address	= ALPHA_MAX_ISA_DMA_ADDRESS,
3271da177e4SLinus Torvalds 	.min_io_address		= DEFAULT_IO_BASE,
3281da177e4SLinus Torvalds 	.min_mem_address	= DEFAULT_MEM_BASE,
3291da177e4SLinus Torvalds 
3301da177e4SLinus Torvalds 	.nr_irqs		= WILDFIRE_NR_IRQS,
3311da177e4SLinus Torvalds 	.device_interrupt	= wildfire_device_interrupt,
3321da177e4SLinus Torvalds 
3331da177e4SLinus Torvalds 	.init_arch		= wildfire_init_arch,
3341da177e4SLinus Torvalds 	.init_irq		= wildfire_init_irq,
3351da177e4SLinus Torvalds 	.init_rtc		= common_init_rtc,
3361da177e4SLinus Torvalds 	.init_pci		= common_init_pci,
3371da177e4SLinus Torvalds 	.kill_arch		= wildfire_kill_arch,
3381da177e4SLinus Torvalds 	.pci_map_irq		= wildfire_map_irq,
3391da177e4SLinus Torvalds 	.pci_swizzle		= common_swizzle,
3401da177e4SLinus Torvalds };
3411da177e4SLinus Torvalds ALIAS_MV(wildfire)
342