xref: /openbmc/linux/arch/alpha/kernel/sys_titan.c (revision 4b4193256c8d3bc3a5397b5cd9494c2ad386317d)
1*b2441318SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds  *	linux/arch/alpha/kernel/sys_titan.c
41da177e4SLinus Torvalds  *
51da177e4SLinus Torvalds  *	Copyright (C) 1995 David A Rusling
61da177e4SLinus Torvalds  *	Copyright (C) 1996, 1999 Jay A Estabrook
71da177e4SLinus Torvalds  *	Copyright (C) 1998, 1999 Richard Henderson
81da177e4SLinus Torvalds  *      Copyright (C) 1999, 2000 Jeff Wiedemeier
91da177e4SLinus Torvalds  *
101da177e4SLinus Torvalds  * Code supporting TITAN systems (EV6+TITAN), currently:
111da177e4SLinus Torvalds  *      Privateer
121da177e4SLinus Torvalds  *	Falcon
131da177e4SLinus Torvalds  *	Granite
141da177e4SLinus Torvalds  */
151da177e4SLinus Torvalds 
161da177e4SLinus Torvalds #include <linux/kernel.h>
171da177e4SLinus Torvalds #include <linux/types.h>
181da177e4SLinus Torvalds #include <linux/mm.h>
191da177e4SLinus Torvalds #include <linux/sched.h>
201da177e4SLinus Torvalds #include <linux/pci.h>
211da177e4SLinus Torvalds #include <linux/init.h>
221da177e4SLinus Torvalds #include <linux/bitops.h>
231da177e4SLinus Torvalds 
241da177e4SLinus Torvalds #include <asm/ptrace.h>
251da177e4SLinus Torvalds #include <asm/dma.h>
261da177e4SLinus Torvalds #include <asm/irq.h>
271da177e4SLinus Torvalds #include <asm/mmu_context.h>
281da177e4SLinus Torvalds #include <asm/io.h>
291da177e4SLinus Torvalds #include <asm/core_titan.h>
301da177e4SLinus Torvalds #include <asm/hwrpb.h>
311da177e4SLinus Torvalds #include <asm/tlbflush.h>
321da177e4SLinus Torvalds 
331da177e4SLinus Torvalds #include "proto.h"
341da177e4SLinus Torvalds #include "irq_impl.h"
351da177e4SLinus Torvalds #include "pci_impl.h"
361da177e4SLinus Torvalds #include "machvec_impl.h"
371da177e4SLinus Torvalds #include "err_impl.h"
381da177e4SLinus Torvalds 
391da177e4SLinus Torvalds 
401da177e4SLinus Torvalds /*
411da177e4SLinus Torvalds  * Titan generic
421da177e4SLinus Torvalds  */
431da177e4SLinus Torvalds 
441da177e4SLinus Torvalds /*
451da177e4SLinus Torvalds  * Titan supports up to 4 CPUs
461da177e4SLinus Torvalds  */
471da177e4SLinus Torvalds static unsigned long titan_cpu_irq_affinity[4] = { ~0UL, ~0UL, ~0UL, ~0UL };
481da177e4SLinus Torvalds 
491da177e4SLinus Torvalds /*
501da177e4SLinus Torvalds  * Mask is set (1) if enabled
511da177e4SLinus Torvalds  */
521da177e4SLinus Torvalds static unsigned long titan_cached_irq_mask;
531da177e4SLinus Torvalds 
541da177e4SLinus Torvalds /*
551da177e4SLinus Torvalds  * Need SMP-safe access to interrupt CSRs
561da177e4SLinus Torvalds  */
571da177e4SLinus Torvalds DEFINE_SPINLOCK(titan_irq_lock);
581da177e4SLinus Torvalds 
591da177e4SLinus Torvalds static void
titan_update_irq_hw(unsigned long mask)601da177e4SLinus Torvalds titan_update_irq_hw(unsigned long mask)
611da177e4SLinus Torvalds {
621da177e4SLinus Torvalds 	register titan_cchip *cchip = TITAN_cchip;
631da177e4SLinus Torvalds 	unsigned long isa_enable = 1UL << 55;
641da177e4SLinus Torvalds 	register int bcpu = boot_cpuid;
651da177e4SLinus Torvalds 
661da177e4SLinus Torvalds #ifdef CONFIG_SMP
6781740fc6SKOSAKI Motohiro 	cpumask_t cpm;
681da177e4SLinus Torvalds 	volatile unsigned long *dim0, *dim1, *dim2, *dim3;
691da177e4SLinus Torvalds 	unsigned long mask0, mask1, mask2, mask3, dummy;
701da177e4SLinus Torvalds 
7181740fc6SKOSAKI Motohiro 	cpumask_copy(&cpm, cpu_present_mask);
721da177e4SLinus Torvalds 	mask &= ~isa_enable;
731da177e4SLinus Torvalds 	mask0 = mask & titan_cpu_irq_affinity[0];
741da177e4SLinus Torvalds 	mask1 = mask & titan_cpu_irq_affinity[1];
751da177e4SLinus Torvalds 	mask2 = mask & titan_cpu_irq_affinity[2];
761da177e4SLinus Torvalds 	mask3 = mask & titan_cpu_irq_affinity[3];
771da177e4SLinus Torvalds 
781da177e4SLinus Torvalds 	if (bcpu == 0) mask0 |= isa_enable;
791da177e4SLinus Torvalds 	else if (bcpu == 1) mask1 |= isa_enable;
801da177e4SLinus Torvalds 	else if (bcpu == 2) mask2 |= isa_enable;
811da177e4SLinus Torvalds 	else mask3 |= isa_enable;
821da177e4SLinus Torvalds 
831da177e4SLinus Torvalds 	dim0 = &cchip->dim0.csr;
841da177e4SLinus Torvalds 	dim1 = &cchip->dim1.csr;
851da177e4SLinus Torvalds 	dim2 = &cchip->dim2.csr;
861da177e4SLinus Torvalds 	dim3 = &cchip->dim3.csr;
8781740fc6SKOSAKI Motohiro 	if (!cpumask_test_cpu(0, &cpm)) dim0 = &dummy;
8881740fc6SKOSAKI Motohiro 	if (!cpumask_test_cpu(1, &cpm)) dim1 = &dummy;
8981740fc6SKOSAKI Motohiro 	if (!cpumask_test_cpu(2, &cpm)) dim2 = &dummy;
9081740fc6SKOSAKI Motohiro 	if (!cpumask_test_cpu(3, &cpm)) dim3 = &dummy;
911da177e4SLinus Torvalds 
921da177e4SLinus Torvalds 	*dim0 = mask0;
931da177e4SLinus Torvalds 	*dim1 = mask1;
941da177e4SLinus Torvalds 	*dim2 = mask2;
951da177e4SLinus Torvalds 	*dim3 = mask3;
961da177e4SLinus Torvalds 	mb();
971da177e4SLinus Torvalds 	*dim0;
981da177e4SLinus Torvalds 	*dim1;
991da177e4SLinus Torvalds 	*dim2;
1001da177e4SLinus Torvalds 	*dim3;
1011da177e4SLinus Torvalds #else
1021da177e4SLinus Torvalds 	volatile unsigned long *dimB;
1031da177e4SLinus Torvalds 	dimB = &cchip->dim0.csr;
1041da177e4SLinus Torvalds 	if (bcpu == 1) dimB = &cchip->dim1.csr;
1051da177e4SLinus Torvalds 	else if (bcpu == 2) dimB = &cchip->dim2.csr;
1061da177e4SLinus Torvalds 	else if (bcpu == 3) dimB = &cchip->dim3.csr;
1071da177e4SLinus Torvalds 
1081da177e4SLinus Torvalds 	*dimB = mask | isa_enable;
1091da177e4SLinus Torvalds 	mb();
1101da177e4SLinus Torvalds 	*dimB;
1111da177e4SLinus Torvalds #endif
1121da177e4SLinus Torvalds }
1131da177e4SLinus Torvalds 
1141da177e4SLinus Torvalds static inline void
titan_enable_irq(struct irq_data * d)115628150caSThomas Gleixner titan_enable_irq(struct irq_data *d)
1161da177e4SLinus Torvalds {
117628150caSThomas Gleixner 	unsigned int irq = d->irq;
1181da177e4SLinus Torvalds 	spin_lock(&titan_irq_lock);
1191da177e4SLinus Torvalds 	titan_cached_irq_mask |= 1UL << (irq - 16);
1201da177e4SLinus Torvalds 	titan_update_irq_hw(titan_cached_irq_mask);
1211da177e4SLinus Torvalds 	spin_unlock(&titan_irq_lock);
1221da177e4SLinus Torvalds }
1231da177e4SLinus Torvalds 
1241da177e4SLinus Torvalds static inline void
titan_disable_irq(struct irq_data * d)125628150caSThomas Gleixner titan_disable_irq(struct irq_data *d)
1261da177e4SLinus Torvalds {
127628150caSThomas Gleixner 	unsigned int irq = d->irq;
1281da177e4SLinus Torvalds 	spin_lock(&titan_irq_lock);
1291da177e4SLinus Torvalds 	titan_cached_irq_mask &= ~(1UL << (irq - 16));
1301da177e4SLinus Torvalds 	titan_update_irq_hw(titan_cached_irq_mask);
1311da177e4SLinus Torvalds 	spin_unlock(&titan_irq_lock);
1321da177e4SLinus Torvalds }
1331da177e4SLinus Torvalds 
1341da177e4SLinus Torvalds static void
titan_cpu_set_irq_affinity(unsigned int irq,cpumask_t affinity)1351da177e4SLinus Torvalds titan_cpu_set_irq_affinity(unsigned int irq, cpumask_t affinity)
1361da177e4SLinus Torvalds {
1371da177e4SLinus Torvalds 	int cpu;
1381da177e4SLinus Torvalds 
1391da177e4SLinus Torvalds 	for (cpu = 0; cpu < 4; cpu++) {
14081740fc6SKOSAKI Motohiro 		if (cpumask_test_cpu(cpu, &affinity))
1411da177e4SLinus Torvalds 			titan_cpu_irq_affinity[cpu] |= 1UL << irq;
1421da177e4SLinus Torvalds 		else
1431da177e4SLinus Torvalds 			titan_cpu_irq_affinity[cpu] &= ~(1UL << irq);
1441da177e4SLinus Torvalds 	}
1451da177e4SLinus Torvalds 
1461da177e4SLinus Torvalds }
1471da177e4SLinus Torvalds 
148d5dedd45SYinghai Lu static int
titan_set_irq_affinity(struct irq_data * d,const struct cpumask * affinity,bool force)149628150caSThomas Gleixner titan_set_irq_affinity(struct irq_data *d, const struct cpumask *affinity,
150628150caSThomas Gleixner 		       bool force)
1511da177e4SLinus Torvalds {
152fbf855d7SMatt Turner 	unsigned int irq = d->irq;
1531da177e4SLinus Torvalds 	spin_lock(&titan_irq_lock);
1540de26520SRusty Russell 	titan_cpu_set_irq_affinity(irq - 16, *affinity);
1551da177e4SLinus Torvalds 	titan_update_irq_hw(titan_cached_irq_mask);
1561da177e4SLinus Torvalds 	spin_unlock(&titan_irq_lock);
157d5dedd45SYinghai Lu 
158d5dedd45SYinghai Lu 	return 0;
1591da177e4SLinus Torvalds }
1601da177e4SLinus Torvalds 
1611da177e4SLinus Torvalds static void
titan_device_interrupt(unsigned long vector)1627ca56053SAl Viro titan_device_interrupt(unsigned long vector)
1631da177e4SLinus Torvalds {
1641da177e4SLinus Torvalds 	printk("titan_device_interrupt: NOT IMPLEMENTED YET!!\n");
1651da177e4SLinus Torvalds }
1661da177e4SLinus Torvalds 
1671da177e4SLinus Torvalds static void
titan_srm_device_interrupt(unsigned long vector)1687ca56053SAl Viro titan_srm_device_interrupt(unsigned long vector)
1691da177e4SLinus Torvalds {
1701da177e4SLinus Torvalds 	int irq;
1711da177e4SLinus Torvalds 
1721da177e4SLinus Torvalds 	irq = (vector - 0x800) >> 4;
1733dbb8c62SAl Viro 	handle_irq(irq);
1741da177e4SLinus Torvalds }
1751da177e4SLinus Torvalds 
1761da177e4SLinus Torvalds 
1771da177e4SLinus Torvalds static void __init
init_titan_irqs(struct irq_chip * ops,int imin,int imax)17844377f62SThomas Gleixner init_titan_irqs(struct irq_chip * ops, int imin, int imax)
1791da177e4SLinus Torvalds {
1801da177e4SLinus Torvalds 	long i;
1811da177e4SLinus Torvalds 	for (i = imin; i <= imax; ++i) {
182a9eb076bSThomas Gleixner 		irq_set_chip_and_handler(i, ops, handle_level_irq);
183628150caSThomas Gleixner 		irq_set_status_flags(i, IRQ_LEVEL);
1841da177e4SLinus Torvalds 	}
1851da177e4SLinus Torvalds }
1861da177e4SLinus Torvalds 
18744377f62SThomas Gleixner static struct irq_chip titan_irq_type = {
1888ab1221cSThomas Gleixner        .name			= "TITAN",
189628150caSThomas Gleixner        .irq_unmask		= titan_enable_irq,
190628150caSThomas Gleixner        .irq_mask		= titan_disable_irq,
191628150caSThomas Gleixner        .irq_mask_ack		= titan_disable_irq,
192628150caSThomas Gleixner        .irq_set_affinity	= titan_set_irq_affinity,
1931da177e4SLinus Torvalds };
1941da177e4SLinus Torvalds 
1951da177e4SLinus Torvalds static irqreturn_t
titan_intr_nop(int irq,void * dev_id)196041a6baeSAl Viro titan_intr_nop(int irq, void *dev_id)
1971da177e4SLinus Torvalds {
1981da177e4SLinus Torvalds       /*
1991da177e4SLinus Torvalds        * This is a NOP interrupt handler for the purposes of
2001da177e4SLinus Torvalds        * event counting -- just return.
2011da177e4SLinus Torvalds        */
2021da177e4SLinus Torvalds        return IRQ_HANDLED;
2031da177e4SLinus Torvalds }
2041da177e4SLinus Torvalds 
2051da177e4SLinus Torvalds static void __init
titan_init_irq(void)2061da177e4SLinus Torvalds titan_init_irq(void)
2071da177e4SLinus Torvalds {
2081da177e4SLinus Torvalds 	if (alpha_using_srm && !alpha_mv.device_interrupt)
2091da177e4SLinus Torvalds 		alpha_mv.device_interrupt = titan_srm_device_interrupt;
2101da177e4SLinus Torvalds 	if (!alpha_mv.device_interrupt)
2111da177e4SLinus Torvalds 		alpha_mv.device_interrupt = titan_device_interrupt;
2121da177e4SLinus Torvalds 
2131da177e4SLinus Torvalds 	titan_update_irq_hw(0);
2141da177e4SLinus Torvalds 
2151da177e4SLinus Torvalds 	init_titan_irqs(&titan_irq_type, 16, 63 + 16);
2161da177e4SLinus Torvalds }
2171da177e4SLinus Torvalds 
2181da177e4SLinus Torvalds static void __init
titan_legacy_init_irq(void)2191da177e4SLinus Torvalds titan_legacy_init_irq(void)
2201da177e4SLinus Torvalds {
2211da177e4SLinus Torvalds 	/* init the legacy dma controller */
2221da177e4SLinus Torvalds 	outb(0, DMA1_RESET_REG);
2231da177e4SLinus Torvalds 	outb(0, DMA2_RESET_REG);
2241da177e4SLinus Torvalds 	outb(DMA_MODE_CASCADE, DMA2_MODE_REG);
2251da177e4SLinus Torvalds 	outb(0, DMA2_MASK_REG);
2261da177e4SLinus Torvalds 
2271da177e4SLinus Torvalds 	/* init the legacy irq controller */
2281da177e4SLinus Torvalds 	init_i8259a_irqs();
2291da177e4SLinus Torvalds 
2301da177e4SLinus Torvalds 	/* init the titan irqs */
2311da177e4SLinus Torvalds 	titan_init_irq();
2321da177e4SLinus Torvalds }
2331da177e4SLinus Torvalds 
2341da177e4SLinus Torvalds void
titan_dispatch_irqs(u64 mask)2352f116cbfSAl Viro titan_dispatch_irqs(u64 mask)
2361da177e4SLinus Torvalds {
2371da177e4SLinus Torvalds 	unsigned long vector;
2381da177e4SLinus Torvalds 
2391da177e4SLinus Torvalds 	/*
2401da177e4SLinus Torvalds 	 * Mask down to those interrupts which are enable on this processor
2411da177e4SLinus Torvalds 	 */
2421da177e4SLinus Torvalds 	mask &= titan_cpu_irq_affinity[smp_processor_id()];
2431da177e4SLinus Torvalds 
2441da177e4SLinus Torvalds 	/*
2451da177e4SLinus Torvalds 	 * Dispatch all requested interrupts
2461da177e4SLinus Torvalds 	 */
2471da177e4SLinus Torvalds 	while (mask) {
2481da177e4SLinus Torvalds 		/* convert to SRM vector... priority is <63> -> <0> */
24988ed39b0SIvan Kokshaysky 		vector = 63 - __kernel_ctlz(mask);
2501da177e4SLinus Torvalds 		mask &= ~(1UL << vector);	/* clear it out 	 */
2511da177e4SLinus Torvalds 		vector = 0x900 + (vector << 4);	/* convert to SRM vector */
2521da177e4SLinus Torvalds 
2531da177e4SLinus Torvalds 		/* dispatch it */
2547ca56053SAl Viro 		alpha_mv.device_interrupt(vector);
2551da177e4SLinus Torvalds 	}
2561da177e4SLinus Torvalds }
2571da177e4SLinus Torvalds 
2581da177e4SLinus Torvalds 
2591da177e4SLinus Torvalds /*
2601da177e4SLinus Torvalds  * Titan Family
2611da177e4SLinus Torvalds  */
2621da177e4SLinus Torvalds static void __init
titan_request_irq(unsigned int irq,irq_handler_t handler,unsigned long irqflags,const char * devname,void * dev_id)263f6901e63SJay Estabrook titan_request_irq(unsigned int irq, irq_handler_t handler,
264f6901e63SJay Estabrook 		  unsigned long irqflags, const char *devname,
265f6901e63SJay Estabrook 		  void *dev_id)
266f6901e63SJay Estabrook {
267f6901e63SJay Estabrook 	int err;
268f6901e63SJay Estabrook 	err = request_irq(irq, handler, irqflags, devname, dev_id);
269f6901e63SJay Estabrook 	if (err) {
270f6901e63SJay Estabrook 		printk("titan_request_irq for IRQ %d returned %d; ignoring\n",
271f6901e63SJay Estabrook 		       irq, err);
272f6901e63SJay Estabrook 	}
273f6901e63SJay Estabrook }
274f6901e63SJay Estabrook 
275f6901e63SJay Estabrook static void __init
titan_late_init(void)2761da177e4SLinus Torvalds titan_late_init(void)
2771da177e4SLinus Torvalds {
2781da177e4SLinus Torvalds 	/*
2791da177e4SLinus Torvalds 	 * Enable the system error interrupts. These interrupts are
2801da177e4SLinus Torvalds 	 * all reported to the kernel as machine checks, so the handler
2811da177e4SLinus Torvalds 	 * is a nop so it can be called to count the individual events.
2821da177e4SLinus Torvalds 	 */
283e74e2592SWill Deacon 	titan_request_irq(63+16, titan_intr_nop, 0,
2841da177e4SLinus Torvalds 		    "CChip Error", NULL);
285e74e2592SWill Deacon 	titan_request_irq(62+16, titan_intr_nop, 0,
2861da177e4SLinus Torvalds 		    "PChip 0 H_Error", NULL);
287e74e2592SWill Deacon 	titan_request_irq(61+16, titan_intr_nop, 0,
2881da177e4SLinus Torvalds 		    "PChip 1 H_Error", NULL);
289e74e2592SWill Deacon 	titan_request_irq(60+16, titan_intr_nop, 0,
2901da177e4SLinus Torvalds 		    "PChip 0 C_Error", NULL);
291e74e2592SWill Deacon 	titan_request_irq(59+16, titan_intr_nop, 0,
2921da177e4SLinus Torvalds 		    "PChip 1 C_Error", NULL);
2931da177e4SLinus Torvalds 
2941da177e4SLinus Torvalds 	/*
2951da177e4SLinus Torvalds 	 * Register our error handlers.
2961da177e4SLinus Torvalds 	 */
2971da177e4SLinus Torvalds 	titan_register_error_handlers();
2981da177e4SLinus Torvalds 
2991da177e4SLinus Torvalds 	/*
3001da177e4SLinus Torvalds 	 * Check if the console left us any error logs.
3011da177e4SLinus Torvalds 	 */
3021da177e4SLinus Torvalds 	cdl_check_console_data_log();
3031da177e4SLinus Torvalds 
3041da177e4SLinus Torvalds }
3051da177e4SLinus Torvalds 
306f8d6c8d9SGreg Kroah-Hartman static int
titan_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)307d5341942SRalf Baechle titan_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
3081da177e4SLinus Torvalds {
3091da177e4SLinus Torvalds 	u8 intline;
3101da177e4SLinus Torvalds 	int irq;
3111da177e4SLinus Torvalds 
3121da177e4SLinus Torvalds  	/* Get the current intline.  */
3131da177e4SLinus Torvalds 	pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &intline);
3141da177e4SLinus Torvalds 	irq = intline;
3151da177e4SLinus Torvalds 
3161da177e4SLinus Torvalds  	/* Is it explicitly routed through ISA?  */
3171da177e4SLinus Torvalds  	if ((irq & 0xF0) == 0xE0)
3181da177e4SLinus Torvalds  		return irq;
3191da177e4SLinus Torvalds 
3201da177e4SLinus Torvalds  	/* Offset by 16 to make room for ISA interrupts 0 - 15.  */
3211da177e4SLinus Torvalds  	return irq + 16;
3221da177e4SLinus Torvalds }
3231da177e4SLinus Torvalds 
3241da177e4SLinus Torvalds static void __init
titan_init_pci(void)3251da177e4SLinus Torvalds titan_init_pci(void)
3261da177e4SLinus Torvalds {
3271da177e4SLinus Torvalds  	/*
3281da177e4SLinus Torvalds  	 * This isn't really the right place, but there's some init
3291da177e4SLinus Torvalds  	 * that needs to be done after everything is basically up.
3301da177e4SLinus Torvalds  	 */
3311da177e4SLinus Torvalds  	titan_late_init();
3321da177e4SLinus Torvalds 
333151d16d5SBjorn Helgaas 	/* Indicate that we trust the console to configure things properly */
334151d16d5SBjorn Helgaas 	pci_set_flags(PCI_PROBE_ONLY);
3351da177e4SLinus Torvalds 	common_init_pci();
3361da177e4SLinus Torvalds 	SMC669_Init(0);
3371da177e4SLinus Torvalds 	locate_and_init_vga(NULL);
3381da177e4SLinus Torvalds }
3391da177e4SLinus Torvalds 
3401da177e4SLinus Torvalds 
3411da177e4SLinus Torvalds /*
3421da177e4SLinus Torvalds  * Privateer
3431da177e4SLinus Torvalds  */
3441da177e4SLinus Torvalds static void __init
privateer_init_pci(void)3451da177e4SLinus Torvalds privateer_init_pci(void)
3461da177e4SLinus Torvalds {
3471da177e4SLinus Torvalds 	/*
3481da177e4SLinus Torvalds 	 * Hook a couple of extra err interrupts that the
3491da177e4SLinus Torvalds 	 * common titan code won't.
3501da177e4SLinus Torvalds 	 */
351e74e2592SWill Deacon 	titan_request_irq(53+16, titan_intr_nop, 0,
3521da177e4SLinus Torvalds 		    "NMI", NULL);
353e74e2592SWill Deacon 	titan_request_irq(50+16, titan_intr_nop, 0,
3541da177e4SLinus Torvalds 		    "Temperature Warning", NULL);
3551da177e4SLinus Torvalds 
3561da177e4SLinus Torvalds 	/*
3571da177e4SLinus Torvalds 	 * Finish with the common version.
3581da177e4SLinus Torvalds 	 */
3591da177e4SLinus Torvalds 	return titan_init_pci();
3601da177e4SLinus Torvalds }
3611da177e4SLinus Torvalds 
3621da177e4SLinus Torvalds 
3631da177e4SLinus Torvalds /*
3641da177e4SLinus Torvalds  * The System Vectors.
3651da177e4SLinus Torvalds  */
3661da177e4SLinus Torvalds struct alpha_machine_vector titan_mv __initmv = {
3671da177e4SLinus Torvalds 	.vector_name		= "TITAN",
3681da177e4SLinus Torvalds 	DO_EV6_MMU,
3691da177e4SLinus Torvalds 	DO_DEFAULT_RTC,
3701da177e4SLinus Torvalds 	DO_TITAN_IO,
3711da177e4SLinus Torvalds 	.machine_check		= titan_machine_check,
3721da177e4SLinus Torvalds 	.max_isa_dma_address	= ALPHA_MAX_ISA_DMA_ADDRESS,
3731da177e4SLinus Torvalds 	.min_io_address		= DEFAULT_IO_BASE,
3741da177e4SLinus Torvalds 	.min_mem_address	= DEFAULT_MEM_BASE,
3751da177e4SLinus Torvalds 	.pci_dac_offset		= TITAN_DAC_OFFSET,
3761da177e4SLinus Torvalds 
3771da177e4SLinus Torvalds 	.nr_irqs		= 80,	/* 64 + 16 */
3781da177e4SLinus Torvalds 	/* device_interrupt will be filled in by titan_init_irq */
3791da177e4SLinus Torvalds 
3801da177e4SLinus Torvalds 	.agp_info		= titan_agp_info,
3811da177e4SLinus Torvalds 
3821da177e4SLinus Torvalds 	.init_arch		= titan_init_arch,
3831da177e4SLinus Torvalds 	.init_irq		= titan_legacy_init_irq,
3841da177e4SLinus Torvalds 	.init_rtc		= common_init_rtc,
3851da177e4SLinus Torvalds 	.init_pci		= titan_init_pci,
3861da177e4SLinus Torvalds 
3871da177e4SLinus Torvalds 	.kill_arch		= titan_kill_arch,
3881da177e4SLinus Torvalds 	.pci_map_irq		= titan_map_irq,
3891da177e4SLinus Torvalds 	.pci_swizzle		= common_swizzle,
3901da177e4SLinus Torvalds };
3911da177e4SLinus Torvalds ALIAS_MV(titan)
3921da177e4SLinus Torvalds 
3931da177e4SLinus Torvalds struct alpha_machine_vector privateer_mv __initmv = {
3941da177e4SLinus Torvalds 	.vector_name		= "PRIVATEER",
3951da177e4SLinus Torvalds 	DO_EV6_MMU,
3961da177e4SLinus Torvalds 	DO_DEFAULT_RTC,
3971da177e4SLinus Torvalds 	DO_TITAN_IO,
3981da177e4SLinus Torvalds 	.machine_check		= privateer_machine_check,
3991da177e4SLinus Torvalds 	.max_isa_dma_address	= ALPHA_MAX_ISA_DMA_ADDRESS,
4001da177e4SLinus Torvalds 	.min_io_address		= DEFAULT_IO_BASE,
4011da177e4SLinus Torvalds 	.min_mem_address	= DEFAULT_MEM_BASE,
4021da177e4SLinus Torvalds 	.pci_dac_offset		= TITAN_DAC_OFFSET,
4031da177e4SLinus Torvalds 
4041da177e4SLinus Torvalds 	.nr_irqs		= 80,	/* 64 + 16 */
4051da177e4SLinus Torvalds 	/* device_interrupt will be filled in by titan_init_irq */
4061da177e4SLinus Torvalds 
4071da177e4SLinus Torvalds 	.agp_info		= titan_agp_info,
4081da177e4SLinus Torvalds 
4091da177e4SLinus Torvalds 	.init_arch		= titan_init_arch,
4101da177e4SLinus Torvalds 	.init_irq		= titan_legacy_init_irq,
4111da177e4SLinus Torvalds 	.init_rtc		= common_init_rtc,
4121da177e4SLinus Torvalds 	.init_pci		= privateer_init_pci,
4131da177e4SLinus Torvalds 
4141da177e4SLinus Torvalds 	.kill_arch		= titan_kill_arch,
4151da177e4SLinus Torvalds 	.pci_map_irq		= titan_map_irq,
4161da177e4SLinus Torvalds 	.pci_swizzle		= common_swizzle,
4171da177e4SLinus Torvalds };
4181da177e4SLinus Torvalds /* No alpha_mv alias for privateer since we compile it
4191da177e4SLinus Torvalds    in unconditionally with titan; setup_arch knows how to cope. */
420