xref: /openbmc/linux/arch/alpha/kernel/sys_ruffian.c (revision 1da177e4c3f41524e886b7f1b8a0c1fc7321cac2)
1*1da177e4SLinus Torvalds /*
2*1da177e4SLinus Torvalds  *	linux/arch/alpha/kernel/sys_ruffian.c
3*1da177e4SLinus Torvalds  *
4*1da177e4SLinus Torvalds  *	Copyright (C) 1995 David A Rusling
5*1da177e4SLinus Torvalds  *	Copyright (C) 1996 Jay A Estabrook
6*1da177e4SLinus Torvalds  *	Copyright (C) 1998, 1999, 2000 Richard Henderson
7*1da177e4SLinus Torvalds  *
8*1da177e4SLinus Torvalds  * Code supporting the RUFFIAN.
9*1da177e4SLinus Torvalds  */
10*1da177e4SLinus Torvalds 
11*1da177e4SLinus Torvalds #include <linux/kernel.h>
12*1da177e4SLinus Torvalds #include <linux/types.h>
13*1da177e4SLinus Torvalds #include <linux/mm.h>
14*1da177e4SLinus Torvalds #include <linux/sched.h>
15*1da177e4SLinus Torvalds #include <linux/pci.h>
16*1da177e4SLinus Torvalds #include <linux/ioport.h>
17*1da177e4SLinus Torvalds #include <linux/init.h>
18*1da177e4SLinus Torvalds 
19*1da177e4SLinus Torvalds #include <asm/ptrace.h>
20*1da177e4SLinus Torvalds #include <asm/system.h>
21*1da177e4SLinus Torvalds #include <asm/dma.h>
22*1da177e4SLinus Torvalds #include <asm/irq.h>
23*1da177e4SLinus Torvalds #include <asm/mmu_context.h>
24*1da177e4SLinus Torvalds #include <asm/io.h>
25*1da177e4SLinus Torvalds #include <asm/pgtable.h>
26*1da177e4SLinus Torvalds #include <asm/core_cia.h>
27*1da177e4SLinus Torvalds #include <asm/tlbflush.h>
28*1da177e4SLinus Torvalds #include <asm/8253pit.h>
29*1da177e4SLinus Torvalds 
30*1da177e4SLinus Torvalds #include "proto.h"
31*1da177e4SLinus Torvalds #include "irq_impl.h"
32*1da177e4SLinus Torvalds #include "pci_impl.h"
33*1da177e4SLinus Torvalds #include "machvec_impl.h"
34*1da177e4SLinus Torvalds 
35*1da177e4SLinus Torvalds 
36*1da177e4SLinus Torvalds static void __init
37*1da177e4SLinus Torvalds ruffian_init_irq(void)
38*1da177e4SLinus Torvalds {
39*1da177e4SLinus Torvalds 	/* Invert 6&7 for i82371 */
40*1da177e4SLinus Torvalds 	*(vulp)PYXIS_INT_HILO  = 0x000000c0UL; mb();
41*1da177e4SLinus Torvalds 	*(vulp)PYXIS_INT_CNFG  = 0x00002064UL; mb();	 /* all clear */
42*1da177e4SLinus Torvalds 
43*1da177e4SLinus Torvalds 	outb(0x11,0xA0);
44*1da177e4SLinus Torvalds 	outb(0x08,0xA1);
45*1da177e4SLinus Torvalds 	outb(0x02,0xA1);
46*1da177e4SLinus Torvalds 	outb(0x01,0xA1);
47*1da177e4SLinus Torvalds 	outb(0xFF,0xA1);
48*1da177e4SLinus Torvalds 
49*1da177e4SLinus Torvalds 	outb(0x11,0x20);
50*1da177e4SLinus Torvalds 	outb(0x00,0x21);
51*1da177e4SLinus Torvalds 	outb(0x04,0x21);
52*1da177e4SLinus Torvalds 	outb(0x01,0x21);
53*1da177e4SLinus Torvalds 	outb(0xFF,0x21);
54*1da177e4SLinus Torvalds 
55*1da177e4SLinus Torvalds 	/* Finish writing the 82C59A PIC Operation Control Words */
56*1da177e4SLinus Torvalds 	outb(0x20,0xA0);
57*1da177e4SLinus Torvalds 	outb(0x20,0x20);
58*1da177e4SLinus Torvalds 
59*1da177e4SLinus Torvalds 	init_i8259a_irqs();
60*1da177e4SLinus Torvalds 
61*1da177e4SLinus Torvalds 	/* Not interested in the bogus interrupts (0,3,6),
62*1da177e4SLinus Torvalds 	   NMI (1), HALT (2), flash (5), or 21142 (8).  */
63*1da177e4SLinus Torvalds 	init_pyxis_irqs(0x16f0000);
64*1da177e4SLinus Torvalds 
65*1da177e4SLinus Torvalds 	common_init_isa_dma();
66*1da177e4SLinus Torvalds }
67*1da177e4SLinus Torvalds 
68*1da177e4SLinus Torvalds #define RUFFIAN_LATCH	((PIT_TICK_RATE + HZ / 2) / HZ)
69*1da177e4SLinus Torvalds 
70*1da177e4SLinus Torvalds static void __init
71*1da177e4SLinus Torvalds ruffian_init_rtc(void)
72*1da177e4SLinus Torvalds {
73*1da177e4SLinus Torvalds 	/* Ruffian does not have the RTC connected to the CPU timer
74*1da177e4SLinus Torvalds 	   interrupt.  Instead, it uses the PIT connected to IRQ 0.  */
75*1da177e4SLinus Torvalds 
76*1da177e4SLinus Torvalds 	/* Setup interval timer.  */
77*1da177e4SLinus Torvalds 	outb(0x34, 0x43);		/* binary, mode 2, LSB/MSB, ch 0 */
78*1da177e4SLinus Torvalds 	outb(RUFFIAN_LATCH & 0xff, 0x40);	/* LSB */
79*1da177e4SLinus Torvalds 	outb(RUFFIAN_LATCH >> 8, 0x40);		/* MSB */
80*1da177e4SLinus Torvalds 
81*1da177e4SLinus Torvalds 	outb(0xb6, 0x43);		/* pit counter 2: speaker */
82*1da177e4SLinus Torvalds 	outb(0x31, 0x42);
83*1da177e4SLinus Torvalds 	outb(0x13, 0x42);
84*1da177e4SLinus Torvalds 
85*1da177e4SLinus Torvalds 	setup_irq(0, &timer_irqaction);
86*1da177e4SLinus Torvalds }
87*1da177e4SLinus Torvalds 
88*1da177e4SLinus Torvalds static void
89*1da177e4SLinus Torvalds ruffian_kill_arch (int mode)
90*1da177e4SLinus Torvalds {
91*1da177e4SLinus Torvalds 	cia_kill_arch(mode);
92*1da177e4SLinus Torvalds #if 0
93*1da177e4SLinus Torvalds 	/* This only causes re-entry to ARCSBIOS */
94*1da177e4SLinus Torvalds 	/* Perhaps this works for other PYXIS as well?  */
95*1da177e4SLinus Torvalds 	*(vuip) PYXIS_RESET = 0x0000dead;
96*1da177e4SLinus Torvalds 	mb();
97*1da177e4SLinus Torvalds #endif
98*1da177e4SLinus Torvalds }
99*1da177e4SLinus Torvalds 
100*1da177e4SLinus Torvalds /*
101*1da177e4SLinus Torvalds  *  Interrupt routing:
102*1da177e4SLinus Torvalds  *
103*1da177e4SLinus Torvalds  *		Primary bus
104*1da177e4SLinus Torvalds  *	  IdSel		INTA	INTB	INTC	INTD
105*1da177e4SLinus Torvalds  * 21052   13		  -	  -	  -	  -
106*1da177e4SLinus Torvalds  * SIO	   14		 23	  -	  -	  -
107*1da177e4SLinus Torvalds  * 21143   15		 44	  -	  -	  -
108*1da177e4SLinus Torvalds  * Slot 0  17		 43	 42	 41	 40
109*1da177e4SLinus Torvalds  *
110*1da177e4SLinus Torvalds  *		Secondary bus
111*1da177e4SLinus Torvalds  *	  IdSel		INTA	INTB	INTC	INTD
112*1da177e4SLinus Torvalds  * Slot 0   8 (18)	 19	 18	 17	 16
113*1da177e4SLinus Torvalds  * Slot 1   9 (19)	 31	 30	 29	 28
114*1da177e4SLinus Torvalds  * Slot 2  10 (20)	 27	 26	 25	 24
115*1da177e4SLinus Torvalds  * Slot 3  11 (21)	 39	 38	 37	 36
116*1da177e4SLinus Torvalds  * Slot 4  12 (22)	 35	 34	 33	 32
117*1da177e4SLinus Torvalds  * 53c875  13 (23)	 20	  -	  -	  -
118*1da177e4SLinus Torvalds  *
119*1da177e4SLinus Torvalds  */
120*1da177e4SLinus Torvalds 
121*1da177e4SLinus Torvalds static int __init
122*1da177e4SLinus Torvalds ruffian_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
123*1da177e4SLinus Torvalds {
124*1da177e4SLinus Torvalds         static char irq_tab[11][5] __initdata = {
125*1da177e4SLinus Torvalds 	      /*INT  INTA INTB INTC INTD */
126*1da177e4SLinus Torvalds 		{-1,  -1,  -1,  -1,  -1},  /* IdSel 13,  21052	     */
127*1da177e4SLinus Torvalds 		{-1,  -1,  -1,  -1,  -1},  /* IdSel 14,  SIO	     */
128*1da177e4SLinus Torvalds 		{44,  44,  44,  44,  44},  /* IdSel 15,  21143	     */
129*1da177e4SLinus Torvalds 		{-1,  -1,  -1,  -1,  -1},  /* IdSel 16,  none	     */
130*1da177e4SLinus Torvalds 		{43,  43,  42,  41,  40},  /* IdSel 17,  64-bit slot */
131*1da177e4SLinus Torvalds 		/* the next 6 are actually on PCI bus 1, across the bridge */
132*1da177e4SLinus Torvalds 		{19,  19,  18,  17,  16},  /* IdSel  8,  slot 0	     */
133*1da177e4SLinus Torvalds 		{31,  31,  30,  29,  28},  /* IdSel  9,  slot 1	     */
134*1da177e4SLinus Torvalds 		{27,  27,  26,  25,  24},  /* IdSel 10,  slot 2	     */
135*1da177e4SLinus Torvalds 		{39,  39,  38,  37,  36},  /* IdSel 11,  slot 3	     */
136*1da177e4SLinus Torvalds 		{35,  35,  34,  33,  32},  /* IdSel 12,  slot 4	     */
137*1da177e4SLinus Torvalds 		{20,  20,  20,  20,  20},  /* IdSel 13,  53c875	     */
138*1da177e4SLinus Torvalds         };
139*1da177e4SLinus Torvalds 	const long min_idsel = 13, max_idsel = 23, irqs_per_slot = 5;
140*1da177e4SLinus Torvalds 	return COMMON_TABLE_LOOKUP;
141*1da177e4SLinus Torvalds }
142*1da177e4SLinus Torvalds 
143*1da177e4SLinus Torvalds static u8 __init
144*1da177e4SLinus Torvalds ruffian_swizzle(struct pci_dev *dev, u8 *pinp)
145*1da177e4SLinus Torvalds {
146*1da177e4SLinus Torvalds 	int slot, pin = *pinp;
147*1da177e4SLinus Torvalds 
148*1da177e4SLinus Torvalds 	if (dev->bus->number == 0) {
149*1da177e4SLinus Torvalds 		slot = PCI_SLOT(dev->devfn);
150*1da177e4SLinus Torvalds 	}
151*1da177e4SLinus Torvalds 	/* Check for the built-in bridge.  */
152*1da177e4SLinus Torvalds 	else if (PCI_SLOT(dev->bus->self->devfn) == 13) {
153*1da177e4SLinus Torvalds 		slot = PCI_SLOT(dev->devfn) + 10;
154*1da177e4SLinus Torvalds 	}
155*1da177e4SLinus Torvalds 	else
156*1da177e4SLinus Torvalds 	{
157*1da177e4SLinus Torvalds 		/* Must be a card-based bridge.  */
158*1da177e4SLinus Torvalds 		do {
159*1da177e4SLinus Torvalds 			if (PCI_SLOT(dev->bus->self->devfn) == 13) {
160*1da177e4SLinus Torvalds 				slot = PCI_SLOT(dev->devfn) + 10;
161*1da177e4SLinus Torvalds 				break;
162*1da177e4SLinus Torvalds 			}
163*1da177e4SLinus Torvalds 			pin = bridge_swizzle(pin, PCI_SLOT(dev->devfn));
164*1da177e4SLinus Torvalds 
165*1da177e4SLinus Torvalds 			/* Move up the chain of bridges.  */
166*1da177e4SLinus Torvalds 			dev = dev->bus->self;
167*1da177e4SLinus Torvalds 			/* Slot of the next bridge.  */
168*1da177e4SLinus Torvalds 			slot = PCI_SLOT(dev->devfn);
169*1da177e4SLinus Torvalds 		} while (dev->bus->self);
170*1da177e4SLinus Torvalds 	}
171*1da177e4SLinus Torvalds 	*pinp = pin;
172*1da177e4SLinus Torvalds 	return slot;
173*1da177e4SLinus Torvalds }
174*1da177e4SLinus Torvalds 
175*1da177e4SLinus Torvalds #ifdef BUILDING_FOR_MILO
176*1da177e4SLinus Torvalds /*
177*1da177e4SLinus Torvalds  * The DeskStation Ruffian motherboard firmware does not place
178*1da177e4SLinus Torvalds  * the memory size in the PALimpure area.  Therefore, we use
179*1da177e4SLinus Torvalds  * the Bank Configuration Registers in PYXIS to obtain the size.
180*1da177e4SLinus Torvalds  */
181*1da177e4SLinus Torvalds static unsigned long __init
182*1da177e4SLinus Torvalds ruffian_get_bank_size(unsigned long offset)
183*1da177e4SLinus Torvalds {
184*1da177e4SLinus Torvalds 	unsigned long bank_addr, bank, ret = 0;
185*1da177e4SLinus Torvalds 
186*1da177e4SLinus Torvalds 	/* Valid offsets are: 0x800, 0x840 and 0x880
187*1da177e4SLinus Torvalds 	   since Ruffian only uses three banks.  */
188*1da177e4SLinus Torvalds 	bank_addr = (unsigned long)PYXIS_MCR + offset;
189*1da177e4SLinus Torvalds 	bank = *(vulp)bank_addr;
190*1da177e4SLinus Torvalds 
191*1da177e4SLinus Torvalds 	/* Check BANK_ENABLE */
192*1da177e4SLinus Torvalds 	if (bank & 0x01) {
193*1da177e4SLinus Torvalds 		static unsigned long size[] __initdata = {
194*1da177e4SLinus Torvalds 			0x40000000UL, /* 0x00,   1G */
195*1da177e4SLinus Torvalds 			0x20000000UL, /* 0x02, 512M */
196*1da177e4SLinus Torvalds 			0x10000000UL, /* 0x04, 256M */
197*1da177e4SLinus Torvalds 			0x08000000UL, /* 0x06, 128M */
198*1da177e4SLinus Torvalds 			0x04000000UL, /* 0x08,  64M */
199*1da177e4SLinus Torvalds 			0x02000000UL, /* 0x0a,  32M */
200*1da177e4SLinus Torvalds 			0x01000000UL, /* 0x0c,  16M */
201*1da177e4SLinus Torvalds 			0x00800000UL, /* 0x0e,   8M */
202*1da177e4SLinus Torvalds 			0x80000000UL, /* 0x10,   2G */
203*1da177e4SLinus Torvalds 		};
204*1da177e4SLinus Torvalds 
205*1da177e4SLinus Torvalds 		bank = (bank & 0x1e) >> 1;
206*1da177e4SLinus Torvalds 		if (bank < sizeof(size)/sizeof(*size))
207*1da177e4SLinus Torvalds 			ret = size[bank];
208*1da177e4SLinus Torvalds 	}
209*1da177e4SLinus Torvalds 
210*1da177e4SLinus Torvalds 	return ret;
211*1da177e4SLinus Torvalds }
212*1da177e4SLinus Torvalds #endif /* BUILDING_FOR_MILO */
213*1da177e4SLinus Torvalds 
214*1da177e4SLinus Torvalds /*
215*1da177e4SLinus Torvalds  * The System Vector
216*1da177e4SLinus Torvalds  */
217*1da177e4SLinus Torvalds 
218*1da177e4SLinus Torvalds struct alpha_machine_vector ruffian_mv __initmv = {
219*1da177e4SLinus Torvalds 	.vector_name		= "Ruffian",
220*1da177e4SLinus Torvalds 	DO_EV5_MMU,
221*1da177e4SLinus Torvalds 	DO_DEFAULT_RTC,
222*1da177e4SLinus Torvalds 	DO_PYXIS_IO,
223*1da177e4SLinus Torvalds 	.machine_check		= cia_machine_check,
224*1da177e4SLinus Torvalds 	.max_isa_dma_address	= ALPHA_RUFFIAN_MAX_ISA_DMA_ADDRESS,
225*1da177e4SLinus Torvalds 	.min_io_address		= DEFAULT_IO_BASE,
226*1da177e4SLinus Torvalds 	.min_mem_address	= DEFAULT_MEM_BASE,
227*1da177e4SLinus Torvalds 	.pci_dac_offset		= PYXIS_DAC_OFFSET,
228*1da177e4SLinus Torvalds 
229*1da177e4SLinus Torvalds 	.nr_irqs		= 48,
230*1da177e4SLinus Torvalds 	.device_interrupt	= pyxis_device_interrupt,
231*1da177e4SLinus Torvalds 
232*1da177e4SLinus Torvalds 	.init_arch		= pyxis_init_arch,
233*1da177e4SLinus Torvalds 	.init_irq		= ruffian_init_irq,
234*1da177e4SLinus Torvalds 	.init_rtc		= ruffian_init_rtc,
235*1da177e4SLinus Torvalds 	.init_pci		= cia_init_pci,
236*1da177e4SLinus Torvalds 	.kill_arch		= ruffian_kill_arch,
237*1da177e4SLinus Torvalds 	.pci_map_irq		= ruffian_map_irq,
238*1da177e4SLinus Torvalds 	.pci_swizzle		= ruffian_swizzle,
239*1da177e4SLinus Torvalds };
240*1da177e4SLinus Torvalds ALIAS_MV(ruffian)
241