1*b2441318SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds * linux/arch/alpha/kernel/sys_mikasa.c
41da177e4SLinus Torvalds *
51da177e4SLinus Torvalds * Copyright (C) 1995 David A Rusling
61da177e4SLinus Torvalds * Copyright (C) 1996 Jay A Estabrook
71da177e4SLinus Torvalds * Copyright (C) 1998, 1999 Richard Henderson
81da177e4SLinus Torvalds *
91da177e4SLinus Torvalds * Code supporting the MIKASA (AlphaServer 1000).
101da177e4SLinus Torvalds */
111da177e4SLinus Torvalds
121da177e4SLinus Torvalds #include <linux/kernel.h>
131da177e4SLinus Torvalds #include <linux/types.h>
141da177e4SLinus Torvalds #include <linux/mm.h>
151da177e4SLinus Torvalds #include <linux/sched.h>
161da177e4SLinus Torvalds #include <linux/pci.h>
171da177e4SLinus Torvalds #include <linux/init.h>
181da177e4SLinus Torvalds #include <linux/bitops.h>
191da177e4SLinus Torvalds
201da177e4SLinus Torvalds #include <asm/ptrace.h>
21ec221208SDavid Howells #include <asm/mce.h>
221da177e4SLinus Torvalds #include <asm/dma.h>
231da177e4SLinus Torvalds #include <asm/irq.h>
241da177e4SLinus Torvalds #include <asm/mmu_context.h>
251da177e4SLinus Torvalds #include <asm/io.h>
261da177e4SLinus Torvalds #include <asm/core_apecs.h>
271da177e4SLinus Torvalds #include <asm/core_cia.h>
281da177e4SLinus Torvalds #include <asm/tlbflush.h>
291da177e4SLinus Torvalds
301da177e4SLinus Torvalds #include "proto.h"
311da177e4SLinus Torvalds #include "irq_impl.h"
321da177e4SLinus Torvalds #include "pci_impl.h"
331da177e4SLinus Torvalds #include "machvec_impl.h"
341da177e4SLinus Torvalds
351da177e4SLinus Torvalds
361da177e4SLinus Torvalds /* Note mask bit is true for ENABLED irqs. */
371da177e4SLinus Torvalds static int cached_irq_mask;
381da177e4SLinus Torvalds
391da177e4SLinus Torvalds static inline void
mikasa_update_irq_hw(int mask)401da177e4SLinus Torvalds mikasa_update_irq_hw(int mask)
411da177e4SLinus Torvalds {
421da177e4SLinus Torvalds outw(mask, 0x536);
431da177e4SLinus Torvalds }
441da177e4SLinus Torvalds
451da177e4SLinus Torvalds static inline void
mikasa_enable_irq(struct irq_data * d)46a3265263SThomas Gleixner mikasa_enable_irq(struct irq_data *d)
471da177e4SLinus Torvalds {
48a3265263SThomas Gleixner mikasa_update_irq_hw(cached_irq_mask |= 1 << (d->irq - 16));
491da177e4SLinus Torvalds }
501da177e4SLinus Torvalds
511da177e4SLinus Torvalds static void
mikasa_disable_irq(struct irq_data * d)52a3265263SThomas Gleixner mikasa_disable_irq(struct irq_data *d)
531da177e4SLinus Torvalds {
54a3265263SThomas Gleixner mikasa_update_irq_hw(cached_irq_mask &= ~(1 << (d->irq - 16)));
551da177e4SLinus Torvalds }
561da177e4SLinus Torvalds
5744377f62SThomas Gleixner static struct irq_chip mikasa_irq_type = {
588ab1221cSThomas Gleixner .name = "MIKASA",
59a3265263SThomas Gleixner .irq_unmask = mikasa_enable_irq,
60a3265263SThomas Gleixner .irq_mask = mikasa_disable_irq,
61a3265263SThomas Gleixner .irq_mask_ack = mikasa_disable_irq,
621da177e4SLinus Torvalds };
631da177e4SLinus Torvalds
641da177e4SLinus Torvalds static void
mikasa_device_interrupt(unsigned long vector)657ca56053SAl Viro mikasa_device_interrupt(unsigned long vector)
661da177e4SLinus Torvalds {
671da177e4SLinus Torvalds unsigned long pld;
681da177e4SLinus Torvalds unsigned int i;
691da177e4SLinus Torvalds
701da177e4SLinus Torvalds /* Read the interrupt summary registers */
711da177e4SLinus Torvalds pld = (((~inw(0x534) & 0x0000ffffUL) << 16)
721da177e4SLinus Torvalds | (((unsigned long) inb(0xa0)) << 8)
731da177e4SLinus Torvalds | inb(0x20));
741da177e4SLinus Torvalds
751da177e4SLinus Torvalds /*
761da177e4SLinus Torvalds * Now for every possible bit set, work through them and call
771da177e4SLinus Torvalds * the appropriate interrupt handler.
781da177e4SLinus Torvalds */
791da177e4SLinus Torvalds while (pld) {
801da177e4SLinus Torvalds i = ffz(~pld);
811da177e4SLinus Torvalds pld &= pld - 1; /* clear least bit set */
821da177e4SLinus Torvalds if (i < 16) {
837ca56053SAl Viro isa_device_interrupt(vector);
841da177e4SLinus Torvalds } else {
853dbb8c62SAl Viro handle_irq(i);
861da177e4SLinus Torvalds }
871da177e4SLinus Torvalds }
881da177e4SLinus Torvalds }
891da177e4SLinus Torvalds
901da177e4SLinus Torvalds static void __init
mikasa_init_irq(void)911da177e4SLinus Torvalds mikasa_init_irq(void)
921da177e4SLinus Torvalds {
931da177e4SLinus Torvalds long i;
941da177e4SLinus Torvalds
951da177e4SLinus Torvalds if (alpha_using_srm)
961da177e4SLinus Torvalds alpha_mv.device_interrupt = srm_device_interrupt;
971da177e4SLinus Torvalds
981da177e4SLinus Torvalds mikasa_update_irq_hw(0);
991da177e4SLinus Torvalds
1001da177e4SLinus Torvalds for (i = 16; i < 32; ++i) {
101a9eb076bSThomas Gleixner irq_set_chip_and_handler(i, &mikasa_irq_type,
102a9eb076bSThomas Gleixner handle_level_irq);
103a3265263SThomas Gleixner irq_set_status_flags(i, IRQ_LEVEL);
1041da177e4SLinus Torvalds }
1051da177e4SLinus Torvalds
1061da177e4SLinus Torvalds init_i8259a_irqs();
1071da177e4SLinus Torvalds common_init_isa_dma();
1081da177e4SLinus Torvalds }
1091da177e4SLinus Torvalds
1101da177e4SLinus Torvalds
1111da177e4SLinus Torvalds /*
1121da177e4SLinus Torvalds * PCI Fixup configuration.
1131da177e4SLinus Torvalds *
1141da177e4SLinus Torvalds * Summary @ 0x536:
1151da177e4SLinus Torvalds * Bit Meaning
1161da177e4SLinus Torvalds * 0 Interrupt Line A from slot 0
1171da177e4SLinus Torvalds * 1 Interrupt Line B from slot 0
1181da177e4SLinus Torvalds * 2 Interrupt Line C from slot 0
1191da177e4SLinus Torvalds * 3 Interrupt Line D from slot 0
1201da177e4SLinus Torvalds * 4 Interrupt Line A from slot 1
1211da177e4SLinus Torvalds * 5 Interrupt line B from slot 1
1221da177e4SLinus Torvalds * 6 Interrupt Line C from slot 1
1231da177e4SLinus Torvalds * 7 Interrupt Line D from slot 1
1241da177e4SLinus Torvalds * 8 Interrupt Line A from slot 2
1251da177e4SLinus Torvalds * 9 Interrupt Line B from slot 2
1261da177e4SLinus Torvalds *10 Interrupt Line C from slot 2
1271da177e4SLinus Torvalds *11 Interrupt Line D from slot 2
1281da177e4SLinus Torvalds *12 NCR 810 SCSI
1291da177e4SLinus Torvalds *13 Power Supply Fail
1301da177e4SLinus Torvalds *14 Temperature Warn
1311da177e4SLinus Torvalds *15 Reserved
1321da177e4SLinus Torvalds *
1331da177e4SLinus Torvalds * The device to slot mapping looks like:
1341da177e4SLinus Torvalds *
1351da177e4SLinus Torvalds * Slot Device
1361da177e4SLinus Torvalds * 6 NCR SCSI controller
1371da177e4SLinus Torvalds * 7 Intel PCI-EISA bridge chip
1381da177e4SLinus Torvalds * 11 PCI on board slot 0
1391da177e4SLinus Torvalds * 12 PCI on board slot 1
1401da177e4SLinus Torvalds * 13 PCI on board slot 2
1411da177e4SLinus Torvalds *
1421da177e4SLinus Torvalds *
1431da177e4SLinus Torvalds * This two layered interrupt approach means that we allocate IRQ 16 and
1441da177e4SLinus Torvalds * above for PCI interrupts. The IRQ relates to which bit the interrupt
1451da177e4SLinus Torvalds * comes in on. This makes interrupt processing much easier.
1461da177e4SLinus Torvalds */
1471da177e4SLinus Torvalds
148814eae59SLorenzo Pieralisi static int
mikasa_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)149d5341942SRalf Baechle mikasa_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
1501da177e4SLinus Torvalds {
151814eae59SLorenzo Pieralisi static char irq_tab[8][5] = {
1521da177e4SLinus Torvalds /*INT INTA INTB INTC INTD */
1531da177e4SLinus Torvalds {16+12, 16+12, 16+12, 16+12, 16+12}, /* IdSel 17, SCSI */
1541da177e4SLinus Torvalds { -1, -1, -1, -1, -1}, /* IdSel 18, PCEB */
1551da177e4SLinus Torvalds { -1, -1, -1, -1, -1}, /* IdSel 19, ???? */
1561da177e4SLinus Torvalds { -1, -1, -1, -1, -1}, /* IdSel 20, ???? */
1571da177e4SLinus Torvalds { -1, -1, -1, -1, -1}, /* IdSel 21, ???? */
1581da177e4SLinus Torvalds { 16+0, 16+0, 16+1, 16+2, 16+3}, /* IdSel 22, slot 0 */
1591da177e4SLinus Torvalds { 16+4, 16+4, 16+5, 16+6, 16+7}, /* IdSel 23, slot 1 */
1601da177e4SLinus Torvalds { 16+8, 16+8, 16+9, 16+10, 16+11}, /* IdSel 24, slot 2 */
1611da177e4SLinus Torvalds };
1621da177e4SLinus Torvalds const long min_idsel = 6, max_idsel = 13, irqs_per_slot = 5;
1631da177e4SLinus Torvalds return COMMON_TABLE_LOOKUP;
1641da177e4SLinus Torvalds }
1651da177e4SLinus Torvalds
1661da177e4SLinus Torvalds
1671da177e4SLinus Torvalds #if defined(CONFIG_ALPHA_GENERIC) || !defined(CONFIG_ALPHA_PRIMO)
1681da177e4SLinus Torvalds static void
mikasa_apecs_machine_check(unsigned long vector,unsigned long la_ptr)1694fa1970aSAl Viro mikasa_apecs_machine_check(unsigned long vector, unsigned long la_ptr)
1701da177e4SLinus Torvalds {
1711da177e4SLinus Torvalds #define MCHK_NO_DEVSEL 0x205U
1721da177e4SLinus Torvalds #define MCHK_NO_TABT 0x204U
1731da177e4SLinus Torvalds
1741da177e4SLinus Torvalds struct el_common *mchk_header;
1751da177e4SLinus Torvalds unsigned int code;
1761da177e4SLinus Torvalds
1771da177e4SLinus Torvalds mchk_header = (struct el_common *)la_ptr;
1781da177e4SLinus Torvalds
1791da177e4SLinus Torvalds /* Clear the error before any reporting. */
1801da177e4SLinus Torvalds mb();
1811da177e4SLinus Torvalds mb(); /* magic */
1821da177e4SLinus Torvalds draina();
1831da177e4SLinus Torvalds apecs_pci_clr_err();
1841da177e4SLinus Torvalds wrmces(0x7);
1851da177e4SLinus Torvalds mb();
1861da177e4SLinus Torvalds
1871da177e4SLinus Torvalds code = mchk_header->code;
1884fa1970aSAl Viro process_mcheck_info(vector, la_ptr, "MIKASA APECS",
1891da177e4SLinus Torvalds (mcheck_expected(0)
1901da177e4SLinus Torvalds && (code == MCHK_NO_DEVSEL
1911da177e4SLinus Torvalds || code == MCHK_NO_TABT)));
1921da177e4SLinus Torvalds }
1931da177e4SLinus Torvalds #endif
1941da177e4SLinus Torvalds
1951da177e4SLinus Torvalds
1961da177e4SLinus Torvalds /*
1971da177e4SLinus Torvalds * The System Vector
1981da177e4SLinus Torvalds */
1991da177e4SLinus Torvalds
2001da177e4SLinus Torvalds #if defined(CONFIG_ALPHA_GENERIC) || !defined(CONFIG_ALPHA_PRIMO)
2011da177e4SLinus Torvalds struct alpha_machine_vector mikasa_mv __initmv = {
2021da177e4SLinus Torvalds .vector_name = "Mikasa",
2031da177e4SLinus Torvalds DO_EV4_MMU,
2041da177e4SLinus Torvalds DO_DEFAULT_RTC,
2051da177e4SLinus Torvalds DO_APECS_IO,
2061da177e4SLinus Torvalds .machine_check = mikasa_apecs_machine_check,
2071da177e4SLinus Torvalds .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
2081da177e4SLinus Torvalds .min_io_address = DEFAULT_IO_BASE,
2091da177e4SLinus Torvalds .min_mem_address = APECS_AND_LCA_DEFAULT_MEM_BASE,
2101da177e4SLinus Torvalds
2111da177e4SLinus Torvalds .nr_irqs = 32,
2121da177e4SLinus Torvalds .device_interrupt = mikasa_device_interrupt,
2131da177e4SLinus Torvalds
2141da177e4SLinus Torvalds .init_arch = apecs_init_arch,
2151da177e4SLinus Torvalds .init_irq = mikasa_init_irq,
2161da177e4SLinus Torvalds .init_rtc = common_init_rtc,
2171da177e4SLinus Torvalds .init_pci = common_init_pci,
2181da177e4SLinus Torvalds .pci_map_irq = mikasa_map_irq,
2191da177e4SLinus Torvalds .pci_swizzle = common_swizzle,
2201da177e4SLinus Torvalds };
2211da177e4SLinus Torvalds ALIAS_MV(mikasa)
2221da177e4SLinus Torvalds #endif
2231da177e4SLinus Torvalds
2241da177e4SLinus Torvalds #if defined(CONFIG_ALPHA_GENERIC) || defined(CONFIG_ALPHA_PRIMO)
2251da177e4SLinus Torvalds struct alpha_machine_vector mikasa_primo_mv __initmv = {
2261da177e4SLinus Torvalds .vector_name = "Mikasa-Primo",
2271da177e4SLinus Torvalds DO_EV5_MMU,
2281da177e4SLinus Torvalds DO_DEFAULT_RTC,
2291da177e4SLinus Torvalds DO_CIA_IO,
2301da177e4SLinus Torvalds .machine_check = cia_machine_check,
2311da177e4SLinus Torvalds .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
2321da177e4SLinus Torvalds .min_io_address = DEFAULT_IO_BASE,
2331da177e4SLinus Torvalds .min_mem_address = CIA_DEFAULT_MEM_BASE,
2341da177e4SLinus Torvalds
2351da177e4SLinus Torvalds .nr_irqs = 32,
2361da177e4SLinus Torvalds .device_interrupt = mikasa_device_interrupt,
2371da177e4SLinus Torvalds
2381da177e4SLinus Torvalds .init_arch = cia_init_arch,
2391da177e4SLinus Torvalds .init_irq = mikasa_init_irq,
2401da177e4SLinus Torvalds .init_rtc = common_init_rtc,
2411da177e4SLinus Torvalds .init_pci = cia_init_pci,
2421da177e4SLinus Torvalds .kill_arch = cia_kill_arch,
2431da177e4SLinus Torvalds .pci_map_irq = mikasa_map_irq,
2441da177e4SLinus Torvalds .pci_swizzle = common_swizzle,
2451da177e4SLinus Torvalds };
2461da177e4SLinus Torvalds ALIAS_MV(mikasa_primo)
2471da177e4SLinus Torvalds #endif
248