11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * linux/arch/alpha/kernel/irq_pyxis.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Based on code written by David A Rusling (david.rusling@reo.mts.dec.com). 51da177e4SLinus Torvalds * 61da177e4SLinus Torvalds * IRQ Code common to all PYXIS core logic chips. 71da177e4SLinus Torvalds */ 81da177e4SLinus Torvalds 91da177e4SLinus Torvalds #include <linux/init.h> 101da177e4SLinus Torvalds #include <linux/sched.h> 111da177e4SLinus Torvalds #include <linux/irq.h> 121da177e4SLinus Torvalds 131da177e4SLinus Torvalds #include <asm/io.h> 141da177e4SLinus Torvalds #include <asm/core_cia.h> 151da177e4SLinus Torvalds 161da177e4SLinus Torvalds #include "proto.h" 171da177e4SLinus Torvalds #include "irq_impl.h" 181da177e4SLinus Torvalds 191da177e4SLinus Torvalds 201da177e4SLinus Torvalds /* Note mask bit is true for ENABLED irqs. */ 211da177e4SLinus Torvalds static unsigned long cached_irq_mask; 221da177e4SLinus Torvalds 231da177e4SLinus Torvalds static inline void 241da177e4SLinus Torvalds pyxis_update_irq_hw(unsigned long mask) 251da177e4SLinus Torvalds { 261da177e4SLinus Torvalds *(vulp)PYXIS_INT_MASK = mask; 271da177e4SLinus Torvalds mb(); 281da177e4SLinus Torvalds *(vulp)PYXIS_INT_MASK; 291da177e4SLinus Torvalds } 301da177e4SLinus Torvalds 311da177e4SLinus Torvalds static inline void 32*592924c7SThomas Gleixner pyxis_enable_irq(struct irq_data *d) 331da177e4SLinus Torvalds { 34*592924c7SThomas Gleixner pyxis_update_irq_hw(cached_irq_mask |= 1UL << (d->irq - 16)); 351da177e4SLinus Torvalds } 361da177e4SLinus Torvalds 371da177e4SLinus Torvalds static void 38*592924c7SThomas Gleixner pyxis_disable_irq(struct irq_data *d) 391da177e4SLinus Torvalds { 40*592924c7SThomas Gleixner pyxis_update_irq_hw(cached_irq_mask &= ~(1UL << (d->irq - 16))); 411da177e4SLinus Torvalds } 421da177e4SLinus Torvalds 431da177e4SLinus Torvalds static void 44*592924c7SThomas Gleixner pyxis_mask_and_ack_irq(struct irq_data *d) 451da177e4SLinus Torvalds { 46*592924c7SThomas Gleixner unsigned long bit = 1UL << (d->irq - 16); 471da177e4SLinus Torvalds unsigned long mask = cached_irq_mask &= ~bit; 481da177e4SLinus Torvalds 491da177e4SLinus Torvalds /* Disable the interrupt. */ 501da177e4SLinus Torvalds *(vulp)PYXIS_INT_MASK = mask; 511da177e4SLinus Torvalds wmb(); 521da177e4SLinus Torvalds /* Ack PYXIS PCI interrupt. */ 531da177e4SLinus Torvalds *(vulp)PYXIS_INT_REQ = bit; 541da177e4SLinus Torvalds mb(); 551da177e4SLinus Torvalds /* Re-read to force both writes. */ 561da177e4SLinus Torvalds *(vulp)PYXIS_INT_MASK; 571da177e4SLinus Torvalds } 581da177e4SLinus Torvalds 5944377f62SThomas Gleixner static struct irq_chip pyxis_irq_type = { 608ab1221cSThomas Gleixner .name = "PYXIS", 61*592924c7SThomas Gleixner .irq_mask_ack = pyxis_mask_and_ack_irq, 62*592924c7SThomas Gleixner .irq_mask = pyxis_disable_irq, 63*592924c7SThomas Gleixner .irq_unmask = pyxis_enable_irq, 641da177e4SLinus Torvalds }; 651da177e4SLinus Torvalds 661da177e4SLinus Torvalds void 677ca56053SAl Viro pyxis_device_interrupt(unsigned long vector) 681da177e4SLinus Torvalds { 691da177e4SLinus Torvalds unsigned long pld; 701da177e4SLinus Torvalds unsigned int i; 711da177e4SLinus Torvalds 721da177e4SLinus Torvalds /* Read the interrupt summary register of PYXIS */ 731da177e4SLinus Torvalds pld = *(vulp)PYXIS_INT_REQ; 741da177e4SLinus Torvalds pld &= cached_irq_mask; 751da177e4SLinus Torvalds 761da177e4SLinus Torvalds /* 771da177e4SLinus Torvalds * Now for every possible bit set, work through them and call 781da177e4SLinus Torvalds * the appropriate interrupt handler. 791da177e4SLinus Torvalds */ 801da177e4SLinus Torvalds while (pld) { 811da177e4SLinus Torvalds i = ffz(~pld); 821da177e4SLinus Torvalds pld &= pld - 1; /* clear least bit set */ 831da177e4SLinus Torvalds if (i == 7) 847ca56053SAl Viro isa_device_interrupt(vector); 851da177e4SLinus Torvalds else 863dbb8c62SAl Viro handle_irq(16+i); 871da177e4SLinus Torvalds } 881da177e4SLinus Torvalds } 891da177e4SLinus Torvalds 901da177e4SLinus Torvalds void __init 911da177e4SLinus Torvalds init_pyxis_irqs(unsigned long ignore_mask) 921da177e4SLinus Torvalds { 931da177e4SLinus Torvalds long i; 941da177e4SLinus Torvalds 951da177e4SLinus Torvalds *(vulp)PYXIS_INT_MASK = 0; /* disable all */ 961da177e4SLinus Torvalds *(vulp)PYXIS_INT_REQ = -1; /* flush all */ 971da177e4SLinus Torvalds mb(); 981da177e4SLinus Torvalds 991da177e4SLinus Torvalds /* Send -INTA pulses to clear any pending interrupts ...*/ 1001da177e4SLinus Torvalds *(vuip) CIA_IACK_SC; 1011da177e4SLinus Torvalds 1021da177e4SLinus Torvalds for (i = 16; i < 48; ++i) { 1031da177e4SLinus Torvalds if ((ignore_mask >> i) & 1) 1041da177e4SLinus Torvalds continue; 1057d209c81SKyle McMartin set_irq_chip_and_handler(i, &pyxis_irq_type, handle_level_irq); 106*592924c7SThomas Gleixner irq_set_status_flags(i, IRQ_LEVEL); 1071da177e4SLinus Torvalds } 1081da177e4SLinus Torvalds 1091da177e4SLinus Torvalds setup_irq(16+7, &isa_cascade_irqaction); 1101da177e4SLinus Torvalds } 111