xref: /openbmc/linux/arch/alpha/kernel/irq_pyxis.c (revision 44377f622ee4f23ea0afc9b83dba5d3ec2d560cd)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds  *	linux/arch/alpha/kernel/irq_pyxis.c
31da177e4SLinus Torvalds  *
41da177e4SLinus Torvalds  * Based on code written by David A Rusling (david.rusling@reo.mts.dec.com).
51da177e4SLinus Torvalds  *
61da177e4SLinus Torvalds  * IRQ Code common to all PYXIS core logic chips.
71da177e4SLinus Torvalds  */
81da177e4SLinus Torvalds 
91da177e4SLinus Torvalds #include <linux/init.h>
101da177e4SLinus Torvalds #include <linux/sched.h>
111da177e4SLinus Torvalds #include <linux/irq.h>
121da177e4SLinus Torvalds 
131da177e4SLinus Torvalds #include <asm/io.h>
141da177e4SLinus Torvalds #include <asm/core_cia.h>
151da177e4SLinus Torvalds 
161da177e4SLinus Torvalds #include "proto.h"
171da177e4SLinus Torvalds #include "irq_impl.h"
181da177e4SLinus Torvalds 
191da177e4SLinus Torvalds 
201da177e4SLinus Torvalds /* Note mask bit is true for ENABLED irqs.  */
211da177e4SLinus Torvalds static unsigned long cached_irq_mask;
221da177e4SLinus Torvalds 
231da177e4SLinus Torvalds static inline void
241da177e4SLinus Torvalds pyxis_update_irq_hw(unsigned long mask)
251da177e4SLinus Torvalds {
261da177e4SLinus Torvalds 	*(vulp)PYXIS_INT_MASK = mask;
271da177e4SLinus Torvalds 	mb();
281da177e4SLinus Torvalds 	*(vulp)PYXIS_INT_MASK;
291da177e4SLinus Torvalds }
301da177e4SLinus Torvalds 
311da177e4SLinus Torvalds static inline void
321da177e4SLinus Torvalds pyxis_enable_irq(unsigned int irq)
331da177e4SLinus Torvalds {
341da177e4SLinus Torvalds 	pyxis_update_irq_hw(cached_irq_mask |= 1UL << (irq - 16));
351da177e4SLinus Torvalds }
361da177e4SLinus Torvalds 
371da177e4SLinus Torvalds static void
381da177e4SLinus Torvalds pyxis_disable_irq(unsigned int irq)
391da177e4SLinus Torvalds {
401da177e4SLinus Torvalds 	pyxis_update_irq_hw(cached_irq_mask &= ~(1UL << (irq - 16)));
411da177e4SLinus Torvalds }
421da177e4SLinus Torvalds 
431da177e4SLinus Torvalds static unsigned int
441da177e4SLinus Torvalds pyxis_startup_irq(unsigned int irq)
451da177e4SLinus Torvalds {
461da177e4SLinus Torvalds 	pyxis_enable_irq(irq);
471da177e4SLinus Torvalds 	return 0;
481da177e4SLinus Torvalds }
491da177e4SLinus Torvalds 
501da177e4SLinus Torvalds static void
511da177e4SLinus Torvalds pyxis_end_irq(unsigned int irq)
521da177e4SLinus Torvalds {
531da177e4SLinus Torvalds 	if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
541da177e4SLinus Torvalds 		pyxis_enable_irq(irq);
551da177e4SLinus Torvalds }
561da177e4SLinus Torvalds 
571da177e4SLinus Torvalds static void
581da177e4SLinus Torvalds pyxis_mask_and_ack_irq(unsigned int irq)
591da177e4SLinus Torvalds {
601da177e4SLinus Torvalds 	unsigned long bit = 1UL << (irq - 16);
611da177e4SLinus Torvalds 	unsigned long mask = cached_irq_mask &= ~bit;
621da177e4SLinus Torvalds 
631da177e4SLinus Torvalds 	/* Disable the interrupt.  */
641da177e4SLinus Torvalds 	*(vulp)PYXIS_INT_MASK = mask;
651da177e4SLinus Torvalds 	wmb();
661da177e4SLinus Torvalds 	/* Ack PYXIS PCI interrupt.  */
671da177e4SLinus Torvalds 	*(vulp)PYXIS_INT_REQ = bit;
681da177e4SLinus Torvalds 	mb();
691da177e4SLinus Torvalds 	/* Re-read to force both writes.  */
701da177e4SLinus Torvalds 	*(vulp)PYXIS_INT_MASK;
711da177e4SLinus Torvalds }
721da177e4SLinus Torvalds 
73*44377f62SThomas Gleixner static struct irq_chip pyxis_irq_type = {
741da177e4SLinus Torvalds 	.typename	= "PYXIS",
751da177e4SLinus Torvalds 	.startup	= pyxis_startup_irq,
761da177e4SLinus Torvalds 	.shutdown	= pyxis_disable_irq,
771da177e4SLinus Torvalds 	.enable		= pyxis_enable_irq,
781da177e4SLinus Torvalds 	.disable	= pyxis_disable_irq,
791da177e4SLinus Torvalds 	.ack		= pyxis_mask_and_ack_irq,
801da177e4SLinus Torvalds 	.end		= pyxis_end_irq,
811da177e4SLinus Torvalds };
821da177e4SLinus Torvalds 
831da177e4SLinus Torvalds void
847ca56053SAl Viro pyxis_device_interrupt(unsigned long vector)
851da177e4SLinus Torvalds {
861da177e4SLinus Torvalds 	unsigned long pld;
871da177e4SLinus Torvalds 	unsigned int i;
881da177e4SLinus Torvalds 
891da177e4SLinus Torvalds 	/* Read the interrupt summary register of PYXIS */
901da177e4SLinus Torvalds 	pld = *(vulp)PYXIS_INT_REQ;
911da177e4SLinus Torvalds 	pld &= cached_irq_mask;
921da177e4SLinus Torvalds 
931da177e4SLinus Torvalds 	/*
941da177e4SLinus Torvalds 	 * Now for every possible bit set, work through them and call
951da177e4SLinus Torvalds 	 * the appropriate interrupt handler.
961da177e4SLinus Torvalds 	 */
971da177e4SLinus Torvalds 	while (pld) {
981da177e4SLinus Torvalds 		i = ffz(~pld);
991da177e4SLinus Torvalds 		pld &= pld - 1; /* clear least bit set */
1001da177e4SLinus Torvalds 		if (i == 7)
1017ca56053SAl Viro 			isa_device_interrupt(vector);
1021da177e4SLinus Torvalds 		else
1033dbb8c62SAl Viro 			handle_irq(16+i);
1041da177e4SLinus Torvalds 	}
1051da177e4SLinus Torvalds }
1061da177e4SLinus Torvalds 
1071da177e4SLinus Torvalds void __init
1081da177e4SLinus Torvalds init_pyxis_irqs(unsigned long ignore_mask)
1091da177e4SLinus Torvalds {
1101da177e4SLinus Torvalds 	long i;
1111da177e4SLinus Torvalds 
1121da177e4SLinus Torvalds 	*(vulp)PYXIS_INT_MASK = 0;		/* disable all */
1131da177e4SLinus Torvalds 	*(vulp)PYXIS_INT_REQ  = -1;		/* flush all */
1141da177e4SLinus Torvalds 	mb();
1151da177e4SLinus Torvalds 
1161da177e4SLinus Torvalds 	/* Send -INTA pulses to clear any pending interrupts ...*/
1171da177e4SLinus Torvalds 	*(vuip) CIA_IACK_SC;
1181da177e4SLinus Torvalds 
1191da177e4SLinus Torvalds 	for (i = 16; i < 48; ++i) {
1201da177e4SLinus Torvalds 		if ((ignore_mask >> i) & 1)
1211da177e4SLinus Torvalds 			continue;
1221da177e4SLinus Torvalds 		irq_desc[i].status = IRQ_DISABLED | IRQ_LEVEL;
123d1bef4edSIngo Molnar 		irq_desc[i].chip = &pyxis_irq_type;
1241da177e4SLinus Torvalds 	}
1251da177e4SLinus Torvalds 
1261da177e4SLinus Torvalds 	setup_irq(16+7, &isa_cascade_irqaction);
1271da177e4SLinus Torvalds }
128