1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2024b246eSLinus Torvalds #ifndef __ALPHA_MMU_CONTEXT_H
3024b246eSLinus Torvalds #define __ALPHA_MMU_CONTEXT_H
4024b246eSLinus Torvalds
5024b246eSLinus Torvalds /*
6024b246eSLinus Torvalds * get a new mmu context..
7024b246eSLinus Torvalds *
8024b246eSLinus Torvalds * Copyright (C) 1996, Linus Torvalds
9024b246eSLinus Torvalds */
10024b246eSLinus Torvalds
11589ee628SIngo Molnar #include <linux/mm_types.h>
128ee912daSSudip Mukherjee #include <linux/sched.h>
13589ee628SIngo Molnar
14024b246eSLinus Torvalds #include <asm/machvec.h>
15024b246eSLinus Torvalds #include <asm/compiler.h>
16024b246eSLinus Torvalds #include <asm-generic/mm_hooks.h>
17024b246eSLinus Torvalds
18024b246eSLinus Torvalds /*
19024b246eSLinus Torvalds * Force a context reload. This is needed when we change the page
20024b246eSLinus Torvalds * table pointer or when we update the ASN of the current process.
21024b246eSLinus Torvalds */
22024b246eSLinus Torvalds
23024b246eSLinus Torvalds /* Don't get into trouble with dueling __EXTERN_INLINEs. */
24024b246eSLinus Torvalds #ifndef __EXTERN_INLINE
25024b246eSLinus Torvalds #include <asm/io.h>
26024b246eSLinus Torvalds #endif
27024b246eSLinus Torvalds
28024b246eSLinus Torvalds
29024b246eSLinus Torvalds static inline unsigned long
__reload_thread(struct pcb_struct * pcb)30024b246eSLinus Torvalds __reload_thread(struct pcb_struct *pcb)
31024b246eSLinus Torvalds {
32024b246eSLinus Torvalds register unsigned long a0 __asm__("$16");
33024b246eSLinus Torvalds register unsigned long v0 __asm__("$0");
34024b246eSLinus Torvalds
35024b246eSLinus Torvalds a0 = virt_to_phys(pcb);
36024b246eSLinus Torvalds __asm__ __volatile__(
37024b246eSLinus Torvalds "call_pal %2 #__reload_thread"
38024b246eSLinus Torvalds : "=r"(v0), "=r"(a0)
39024b246eSLinus Torvalds : "i"(PAL_swpctx), "r"(a0)
40024b246eSLinus Torvalds : "$1", "$22", "$23", "$24", "$25");
41024b246eSLinus Torvalds
42024b246eSLinus Torvalds return v0;
43024b246eSLinus Torvalds }
44024b246eSLinus Torvalds
45024b246eSLinus Torvalds
46024b246eSLinus Torvalds /*
47024b246eSLinus Torvalds * The maximum ASN's the processor supports. On the EV4 this is 63
48024b246eSLinus Torvalds * but the PAL-code doesn't actually use this information. On the
49024b246eSLinus Torvalds * EV5 this is 127, and EV6 has 255.
50024b246eSLinus Torvalds *
51024b246eSLinus Torvalds * On the EV4, the ASNs are more-or-less useless anyway, as they are
52024b246eSLinus Torvalds * only used as an icache tag, not for TB entries. On the EV5 and EV6,
53024b246eSLinus Torvalds * ASN's also validate the TB entries, and thus make a lot more sense.
54024b246eSLinus Torvalds *
55024b246eSLinus Torvalds * The EV4 ASN's don't even match the architecture manual, ugh. And
56024b246eSLinus Torvalds * I quote: "If a processor implements address space numbers (ASNs),
57024b246eSLinus Torvalds * and the old PTE has the Address Space Match (ASM) bit clear (ASNs
58024b246eSLinus Torvalds * in use) and the Valid bit set, then entries can also effectively be
59024b246eSLinus Torvalds * made coherent by assigning a new, unused ASN to the currently
60024b246eSLinus Torvalds * running process and not reusing the previous ASN before calling the
61024b246eSLinus Torvalds * appropriate PALcode routine to invalidate the translation buffer (TB)".
62024b246eSLinus Torvalds *
63024b246eSLinus Torvalds * In short, the EV4 has a "kind of" ASN capability, but it doesn't actually
64024b246eSLinus Torvalds * work correctly and can thus not be used (explaining the lack of PAL-code
65024b246eSLinus Torvalds * support).
66024b246eSLinus Torvalds */
67024b246eSLinus Torvalds #define EV4_MAX_ASN 63
68024b246eSLinus Torvalds #define EV5_MAX_ASN 127
69024b246eSLinus Torvalds #define EV6_MAX_ASN 255
70024b246eSLinus Torvalds
71024b246eSLinus Torvalds #ifdef CONFIG_ALPHA_GENERIC
72024b246eSLinus Torvalds # define MAX_ASN (alpha_mv.max_asn)
73024b246eSLinus Torvalds #else
74024b246eSLinus Torvalds # ifdef CONFIG_ALPHA_EV4
75024b246eSLinus Torvalds # define MAX_ASN EV4_MAX_ASN
76024b246eSLinus Torvalds # elif defined(CONFIG_ALPHA_EV5)
77024b246eSLinus Torvalds # define MAX_ASN EV5_MAX_ASN
78024b246eSLinus Torvalds # else
79024b246eSLinus Torvalds # define MAX_ASN EV6_MAX_ASN
80024b246eSLinus Torvalds # endif
81024b246eSLinus Torvalds #endif
82024b246eSLinus Torvalds
83024b246eSLinus Torvalds /*
84024b246eSLinus Torvalds * cpu_last_asn(processor):
85024b246eSLinus Torvalds * 63 0
86024b246eSLinus Torvalds * +-------------+----------------+--------------+
87024b246eSLinus Torvalds * | asn version | this processor | hardware asn |
88024b246eSLinus Torvalds * +-------------+----------------+--------------+
89024b246eSLinus Torvalds */
90024b246eSLinus Torvalds
91024b246eSLinus Torvalds #include <asm/smp.h>
92024b246eSLinus Torvalds #ifdef CONFIG_SMP
93024b246eSLinus Torvalds #define cpu_last_asn(cpuid) (cpu_data[cpuid].last_asn)
94024b246eSLinus Torvalds #else
95024b246eSLinus Torvalds extern unsigned long last_asn;
96024b246eSLinus Torvalds #define cpu_last_asn(cpuid) last_asn
97024b246eSLinus Torvalds #endif /* CONFIG_SMP */
98024b246eSLinus Torvalds
99024b246eSLinus Torvalds #define WIDTH_HARDWARE_ASN 8
100024b246eSLinus Torvalds #define ASN_FIRST_VERSION (1UL << WIDTH_HARDWARE_ASN)
101024b246eSLinus Torvalds #define HARDWARE_ASN_MASK ((1UL << WIDTH_HARDWARE_ASN) - 1)
102024b246eSLinus Torvalds
103024b246eSLinus Torvalds /*
104024b246eSLinus Torvalds * NOTE! The way this is set up, the high bits of the "asn_cache" (and
105024b246eSLinus Torvalds * the "mm->context") are the ASN _version_ code. A version of 0 is
106024b246eSLinus Torvalds * always considered invalid, so to invalidate another process you only
107024b246eSLinus Torvalds * need to do "p->mm->context = 0".
108024b246eSLinus Torvalds *
109024b246eSLinus Torvalds * If we need more ASN's than the processor has, we invalidate the old
110024b246eSLinus Torvalds * user TLB's (tbiap()) and start a new ASN version. That will automatically
111024b246eSLinus Torvalds * force a new asn for any other processes the next time they want to
112024b246eSLinus Torvalds * run.
113024b246eSLinus Torvalds */
114024b246eSLinus Torvalds
115024b246eSLinus Torvalds #ifndef __EXTERN_INLINE
116024b246eSLinus Torvalds #define __EXTERN_INLINE extern inline
117024b246eSLinus Torvalds #define __MMU_EXTERN_INLINE
118024b246eSLinus Torvalds #endif
119024b246eSLinus Torvalds
120024b246eSLinus Torvalds extern inline unsigned long
__get_new_mm_context(struct mm_struct * mm,long cpu)121024b246eSLinus Torvalds __get_new_mm_context(struct mm_struct *mm, long cpu)
122024b246eSLinus Torvalds {
123024b246eSLinus Torvalds unsigned long asn = cpu_last_asn(cpu);
124024b246eSLinus Torvalds unsigned long next = asn + 1;
125024b246eSLinus Torvalds
126024b246eSLinus Torvalds if ((asn & HARDWARE_ASN_MASK) >= MAX_ASN) {
127024b246eSLinus Torvalds tbiap();
128024b246eSLinus Torvalds imb();
129024b246eSLinus Torvalds next = (asn & ~HARDWARE_ASN_MASK) + ASN_FIRST_VERSION;
130024b246eSLinus Torvalds }
131024b246eSLinus Torvalds cpu_last_asn(cpu) = next;
132024b246eSLinus Torvalds return next;
133024b246eSLinus Torvalds }
134024b246eSLinus Torvalds
135024b246eSLinus Torvalds __EXTERN_INLINE void
ev5_switch_mm(struct mm_struct * prev_mm,struct mm_struct * next_mm,struct task_struct * next)136024b246eSLinus Torvalds ev5_switch_mm(struct mm_struct *prev_mm, struct mm_struct *next_mm,
137024b246eSLinus Torvalds struct task_struct *next)
138024b246eSLinus Torvalds {
139024b246eSLinus Torvalds /* Check if our ASN is of an older version, and thus invalid. */
140024b246eSLinus Torvalds unsigned long asn;
141024b246eSLinus Torvalds unsigned long mmc;
142024b246eSLinus Torvalds long cpu = smp_processor_id();
143024b246eSLinus Torvalds
144024b246eSLinus Torvalds #ifdef CONFIG_SMP
145024b246eSLinus Torvalds cpu_data[cpu].asn_lock = 1;
146024b246eSLinus Torvalds barrier();
147024b246eSLinus Torvalds #endif
148024b246eSLinus Torvalds asn = cpu_last_asn(cpu);
149024b246eSLinus Torvalds mmc = next_mm->context[cpu];
150024b246eSLinus Torvalds if ((mmc ^ asn) & ~HARDWARE_ASN_MASK) {
151024b246eSLinus Torvalds mmc = __get_new_mm_context(next_mm, cpu);
152024b246eSLinus Torvalds next_mm->context[cpu] = mmc;
153024b246eSLinus Torvalds }
154024b246eSLinus Torvalds #ifdef CONFIG_SMP
155024b246eSLinus Torvalds else
156024b246eSLinus Torvalds cpu_data[cpu].need_new_asn = 1;
157024b246eSLinus Torvalds #endif
158024b246eSLinus Torvalds
159024b246eSLinus Torvalds /* Always update the PCB ASN. Another thread may have allocated
160024b246eSLinus Torvalds a new mm->context (via flush_tlb_mm) without the ASN serial
161024b246eSLinus Torvalds number wrapping. We have no way to detect when this is needed. */
162024b246eSLinus Torvalds task_thread_info(next)->pcb.asn = mmc & HARDWARE_ASN_MASK;
163024b246eSLinus Torvalds }
164024b246eSLinus Torvalds
165024b246eSLinus Torvalds __EXTERN_INLINE void
ev4_switch_mm(struct mm_struct * prev_mm,struct mm_struct * next_mm,struct task_struct * next)166024b246eSLinus Torvalds ev4_switch_mm(struct mm_struct *prev_mm, struct mm_struct *next_mm,
167024b246eSLinus Torvalds struct task_struct *next)
168024b246eSLinus Torvalds {
169024b246eSLinus Torvalds /* As described, ASN's are broken for TLB usage. But we can
170024b246eSLinus Torvalds optimize for switching between threads -- if the mm is
171024b246eSLinus Torvalds unchanged from current we needn't flush. */
172024b246eSLinus Torvalds /* ??? May not be needed because EV4 PALcode recognizes that
173024b246eSLinus Torvalds ASN's are broken and does a tbiap itself on swpctx, under
174024b246eSLinus Torvalds the "Must set ASN or flush" rule. At least this is true
175024b246eSLinus Torvalds for a 1992 SRM, reports Joseph Martin (jmartin@hlo.dec.com).
176024b246eSLinus Torvalds I'm going to leave this here anyway, just to Be Sure. -- r~ */
177024b246eSLinus Torvalds if (prev_mm != next_mm)
178024b246eSLinus Torvalds tbiap();
179024b246eSLinus Torvalds
180024b246eSLinus Torvalds /* Do continue to allocate ASNs, because we can still use them
181024b246eSLinus Torvalds to avoid flushing the icache. */
182024b246eSLinus Torvalds ev5_switch_mm(prev_mm, next_mm, next);
183024b246eSLinus Torvalds }
184024b246eSLinus Torvalds
185024b246eSLinus Torvalds extern void __load_new_mm_context(struct mm_struct *);
186024b246eSLinus Torvalds
187024b246eSLinus Torvalds #ifdef CONFIG_SMP
188024b246eSLinus Torvalds #define check_mmu_context() \
189024b246eSLinus Torvalds do { \
190024b246eSLinus Torvalds int cpu = smp_processor_id(); \
191024b246eSLinus Torvalds cpu_data[cpu].asn_lock = 0; \
192024b246eSLinus Torvalds barrier(); \
193024b246eSLinus Torvalds if (cpu_data[cpu].need_new_asn) { \
194024b246eSLinus Torvalds struct mm_struct * mm = current->active_mm; \
195024b246eSLinus Torvalds cpu_data[cpu].need_new_asn = 0; \
196024b246eSLinus Torvalds if (!mm->context[cpu]) \
197024b246eSLinus Torvalds __load_new_mm_context(mm); \
198024b246eSLinus Torvalds } \
199024b246eSLinus Torvalds } while(0)
200024b246eSLinus Torvalds #else
201024b246eSLinus Torvalds #define check_mmu_context() do { } while(0)
202024b246eSLinus Torvalds #endif
203024b246eSLinus Torvalds
204024b246eSLinus Torvalds __EXTERN_INLINE void
ev5_activate_mm(struct mm_struct * prev_mm,struct mm_struct * next_mm)205024b246eSLinus Torvalds ev5_activate_mm(struct mm_struct *prev_mm, struct mm_struct *next_mm)
206024b246eSLinus Torvalds {
207024b246eSLinus Torvalds __load_new_mm_context(next_mm);
208024b246eSLinus Torvalds }
209024b246eSLinus Torvalds
210024b246eSLinus Torvalds __EXTERN_INLINE void
ev4_activate_mm(struct mm_struct * prev_mm,struct mm_struct * next_mm)211024b246eSLinus Torvalds ev4_activate_mm(struct mm_struct *prev_mm, struct mm_struct *next_mm)
212024b246eSLinus Torvalds {
213024b246eSLinus Torvalds __load_new_mm_context(next_mm);
214024b246eSLinus Torvalds tbiap();
215024b246eSLinus Torvalds }
216024b246eSLinus Torvalds
217024b246eSLinus Torvalds #ifdef CONFIG_ALPHA_GENERIC
218024b246eSLinus Torvalds # define switch_mm(a,b,c) alpha_mv.mv_switch_mm((a),(b),(c))
219024b246eSLinus Torvalds # define activate_mm(x,y) alpha_mv.mv_activate_mm((x),(y))
220024b246eSLinus Torvalds #else
221024b246eSLinus Torvalds # ifdef CONFIG_ALPHA_EV4
222024b246eSLinus Torvalds # define switch_mm(a,b,c) ev4_switch_mm((a),(b),(c))
223024b246eSLinus Torvalds # define activate_mm(x,y) ev4_activate_mm((x),(y))
224024b246eSLinus Torvalds # else
225024b246eSLinus Torvalds # define switch_mm(a,b,c) ev5_switch_mm((a),(b),(c))
226024b246eSLinus Torvalds # define activate_mm(x,y) ev5_activate_mm((x),(y))
227024b246eSLinus Torvalds # endif
228024b246eSLinus Torvalds #endif
229024b246eSLinus Torvalds
230*6dfc3f5bSNicholas Piggin #define init_new_context init_new_context
231024b246eSLinus Torvalds static inline int
init_new_context(struct task_struct * tsk,struct mm_struct * mm)232024b246eSLinus Torvalds init_new_context(struct task_struct *tsk, struct mm_struct *mm)
233024b246eSLinus Torvalds {
234024b246eSLinus Torvalds int i;
235024b246eSLinus Torvalds
236024b246eSLinus Torvalds for_each_online_cpu(i)
237024b246eSLinus Torvalds mm->context[i] = 0;
238024b246eSLinus Torvalds if (tsk != current)
239024b246eSLinus Torvalds task_thread_info(tsk)->pcb.ptbr
240024b246eSLinus Torvalds = ((unsigned long)mm->pgd - IDENT_ADDR) >> PAGE_SHIFT;
241024b246eSLinus Torvalds return 0;
242024b246eSLinus Torvalds }
243024b246eSLinus Torvalds
244*6dfc3f5bSNicholas Piggin #define enter_lazy_tlb enter_lazy_tlb
245024b246eSLinus Torvalds static inline void
enter_lazy_tlb(struct mm_struct * mm,struct task_struct * tsk)246024b246eSLinus Torvalds enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
247024b246eSLinus Torvalds {
248024b246eSLinus Torvalds task_thread_info(tsk)->pcb.ptbr
249024b246eSLinus Torvalds = ((unsigned long)mm->pgd - IDENT_ADDR) >> PAGE_SHIFT;
250024b246eSLinus Torvalds }
251024b246eSLinus Torvalds
252*6dfc3f5bSNicholas Piggin #include <asm-generic/mmu_context.h>
253*6dfc3f5bSNicholas Piggin
254024b246eSLinus Torvalds #ifdef __MMU_EXTERN_INLINE
255024b246eSLinus Torvalds #undef __EXTERN_INLINE
256024b246eSLinus Torvalds #undef __MMU_EXTERN_INLINE
257024b246eSLinus Torvalds #endif
258024b246eSLinus Torvalds
259024b246eSLinus Torvalds #endif /* __ALPHA_MMU_CONTEXT_H */
260