xref: /openbmc/linux/Documentation/virt/kvm/devices/vcpu.rst (revision af130d0adc8e48c73030c0d71a59ce1f7809a8fa)
1e777a5bdSMauro Carvalho Chehab.. SPDX-License-Identifier: GPL-2.0
2e777a5bdSMauro Carvalho Chehab
3e777a5bdSMauro Carvalho Chehab======================
4e777a5bdSMauro Carvalho ChehabGeneric vcpu interface
5e777a5bdSMauro Carvalho Chehab======================
6e777a5bdSMauro Carvalho Chehab
7e777a5bdSMauro Carvalho ChehabThe virtual cpu "device" also accepts the ioctls KVM_SET_DEVICE_ATTR,
8e777a5bdSMauro Carvalho ChehabKVM_GET_DEVICE_ATTR, and KVM_HAS_DEVICE_ATTR. The interface uses the same struct
9e777a5bdSMauro Carvalho Chehabkvm_device_attr as other devices, but targets VCPU-wide settings and controls.
10e777a5bdSMauro Carvalho Chehab
11e777a5bdSMauro Carvalho ChehabThe groups and attributes per virtual cpu, if any, are architecture specific.
12e777a5bdSMauro Carvalho Chehab
13e777a5bdSMauro Carvalho Chehab1. GROUP: KVM_ARM_VCPU_PMU_V3_CTRL
14e777a5bdSMauro Carvalho Chehab==================================
15e777a5bdSMauro Carvalho Chehab
16e777a5bdSMauro Carvalho Chehab:Architectures: ARM64
17e777a5bdSMauro Carvalho Chehab
18e777a5bdSMauro Carvalho Chehab1.1. ATTRIBUTE: KVM_ARM_VCPU_PMU_V3_IRQ
19e777a5bdSMauro Carvalho Chehab---------------------------------------
20e777a5bdSMauro Carvalho Chehab
21e777a5bdSMauro Carvalho Chehab:Parameters: in kvm_device_attr.addr the address for PMU overflow interrupt is a
22e777a5bdSMauro Carvalho Chehab	     pointer to an int
23e777a5bdSMauro Carvalho Chehab
24e777a5bdSMauro Carvalho ChehabReturns:
25e777a5bdSMauro Carvalho Chehab
26e777a5bdSMauro Carvalho Chehab	 =======  ========================================================
27e777a5bdSMauro Carvalho Chehab	 -EBUSY   The PMU overflow interrupt is already set
28*af130d0aSAlexandru Elisei	 -EFAULT  Error reading interrupt number
29e777a5bdSMauro Carvalho Chehab	 -ENXIO   The overflow interrupt not set when attempting to get it
30e777a5bdSMauro Carvalho Chehab	 -ENODEV  PMUv3 not supported
31e777a5bdSMauro Carvalho Chehab	 -EINVAL  Invalid PMU overflow interrupt number supplied or
32e777a5bdSMauro Carvalho Chehab		  trying to set the IRQ number without using an in-kernel
33e777a5bdSMauro Carvalho Chehab		  irqchip.
34e777a5bdSMauro Carvalho Chehab	 =======  ========================================================
35e777a5bdSMauro Carvalho Chehab
36e777a5bdSMauro Carvalho ChehabA value describing the PMUv3 (Performance Monitor Unit v3) overflow interrupt
37e777a5bdSMauro Carvalho Chehabnumber for this vcpu. This interrupt could be a PPI or SPI, but the interrupt
38e777a5bdSMauro Carvalho Chehabtype must be same for each vcpu. As a PPI, the interrupt number is the same for
39e777a5bdSMauro Carvalho Chehaball vcpus, while as an SPI it must be a separate number per vcpu.
40e777a5bdSMauro Carvalho Chehab
41e777a5bdSMauro Carvalho Chehab1.2 ATTRIBUTE: KVM_ARM_VCPU_PMU_V3_INIT
42e777a5bdSMauro Carvalho Chehab---------------------------------------
43e777a5bdSMauro Carvalho Chehab
44e777a5bdSMauro Carvalho Chehab:Parameters: no additional parameter in kvm_device_attr.addr
45e777a5bdSMauro Carvalho Chehab
46e777a5bdSMauro Carvalho ChehabReturns:
47e777a5bdSMauro Carvalho Chehab
48e777a5bdSMauro Carvalho Chehab	 =======  ======================================================
49*af130d0aSAlexandru Elisei	 -EEXIST  Interrupt number already used
50e777a5bdSMauro Carvalho Chehab	 -ENODEV  PMUv3 not supported or GIC not initialized
51e777a5bdSMauro Carvalho Chehab	 -ENXIO   PMUv3 not properly configured or in-kernel irqchip not
52e777a5bdSMauro Carvalho Chehab		  configured as required prior to calling this attribute
53e777a5bdSMauro Carvalho Chehab	 -EBUSY   PMUv3 already initialized
54e777a5bdSMauro Carvalho Chehab	 =======  ======================================================
55e777a5bdSMauro Carvalho Chehab
56e777a5bdSMauro Carvalho ChehabRequest the initialization of the PMUv3.  If using the PMUv3 with an in-kernel
57e777a5bdSMauro Carvalho Chehabvirtual GIC implementation, this must be done after initializing the in-kernel
58e777a5bdSMauro Carvalho Chehabirqchip.
59e777a5bdSMauro Carvalho Chehab
608be86a5eSMarc Zyngier1.3 ATTRIBUTE: KVM_ARM_VCPU_PMU_V3_FILTER
618be86a5eSMarc Zyngier-----------------------------------------
628be86a5eSMarc Zyngier
638be86a5eSMarc Zyngier:Parameters: in kvm_device_attr.addr the address for a PMU event filter is a
648be86a5eSMarc Zyngier             pointer to a struct kvm_pmu_event_filter
658be86a5eSMarc Zyngier
668be86a5eSMarc Zyngier:Returns:
678be86a5eSMarc Zyngier
688be86a5eSMarc Zyngier	 =======  ======================================================
698be86a5eSMarc Zyngier	 -ENODEV: PMUv3 not supported or GIC not initialized
708be86a5eSMarc Zyngier	 -ENXIO:  PMUv3 not properly configured or in-kernel irqchip not
718be86a5eSMarc Zyngier	 	  configured as required prior to calling this attribute
728be86a5eSMarc Zyngier	 -EBUSY:  PMUv3 already initialized
738be86a5eSMarc Zyngier	 -EINVAL: Invalid filter range
748be86a5eSMarc Zyngier	 =======  ======================================================
758be86a5eSMarc Zyngier
768be86a5eSMarc ZyngierRequest the installation of a PMU event filter described as follows:
778be86a5eSMarc Zyngier
788be86a5eSMarc Zyngierstruct kvm_pmu_event_filter {
798be86a5eSMarc Zyngier	__u16	base_event;
808be86a5eSMarc Zyngier	__u16	nevents;
818be86a5eSMarc Zyngier
828be86a5eSMarc Zyngier#define KVM_PMU_EVENT_ALLOW	0
838be86a5eSMarc Zyngier#define KVM_PMU_EVENT_DENY	1
848be86a5eSMarc Zyngier
858be86a5eSMarc Zyngier	__u8	action;
868be86a5eSMarc Zyngier	__u8	pad[3];
878be86a5eSMarc Zyngier};
888be86a5eSMarc Zyngier
898be86a5eSMarc ZyngierA filter range is defined as the range [@base_event, @base_event + @nevents),
908be86a5eSMarc Zyngiertogether with an @action (KVM_PMU_EVENT_ALLOW or KVM_PMU_EVENT_DENY). The
918be86a5eSMarc Zyngierfirst registered range defines the global policy (global ALLOW if the first
928be86a5eSMarc Zyngier@action is DENY, global DENY if the first @action is ALLOW). Multiple ranges
938be86a5eSMarc Zyngiercan be programmed, and must fit within the event space defined by the PMU
948be86a5eSMarc Zyngierarchitecture (10 bits on ARMv8.0, 16 bits from ARMv8.1 onwards).
958be86a5eSMarc Zyngier
968be86a5eSMarc ZyngierNote: "Cancelling" a filter by registering the opposite action for the same
978be86a5eSMarc Zyngierrange doesn't change the default action. For example, installing an ALLOW
988be86a5eSMarc Zyngierfilter for event range [0:10) as the first filter and then applying a DENY
998be86a5eSMarc Zyngieraction for the same range will leave the whole range as disabled.
1008be86a5eSMarc Zyngier
1018be86a5eSMarc ZyngierRestrictions: Event 0 (SW_INCR) is never filtered, as it doesn't count a
1028be86a5eSMarc Zyngierhardware event. Filtering event 0x1E (CHAIN) has no effect either, as it
1038be86a5eSMarc Zyngierisn't strictly speaking an event. Filtering the cycle counter is possible
1048be86a5eSMarc Zyngierusing event 0x11 (CPU_CYCLES).
1058be86a5eSMarc Zyngier
106e777a5bdSMauro Carvalho Chehab
107e777a5bdSMauro Carvalho Chehab2. GROUP: KVM_ARM_VCPU_TIMER_CTRL
108e777a5bdSMauro Carvalho Chehab=================================
109e777a5bdSMauro Carvalho Chehab
110e777a5bdSMauro Carvalho Chehab:Architectures: ARM, ARM64
111e777a5bdSMauro Carvalho Chehab
112e777a5bdSMauro Carvalho Chehab2.1. ATTRIBUTES: KVM_ARM_VCPU_TIMER_IRQ_VTIMER, KVM_ARM_VCPU_TIMER_IRQ_PTIMER
113e777a5bdSMauro Carvalho Chehab-----------------------------------------------------------------------------
114e777a5bdSMauro Carvalho Chehab
115e777a5bdSMauro Carvalho Chehab:Parameters: in kvm_device_attr.addr the address for the timer interrupt is a
116e777a5bdSMauro Carvalho Chehab	     pointer to an int
117e777a5bdSMauro Carvalho Chehab
118e777a5bdSMauro Carvalho ChehabReturns:
119e777a5bdSMauro Carvalho Chehab
120e777a5bdSMauro Carvalho Chehab	 =======  =================================
121e777a5bdSMauro Carvalho Chehab	 -EINVAL  Invalid timer interrupt number
122e777a5bdSMauro Carvalho Chehab	 -EBUSY   One or more VCPUs has already run
123e777a5bdSMauro Carvalho Chehab	 =======  =================================
124e777a5bdSMauro Carvalho Chehab
125e777a5bdSMauro Carvalho ChehabA value describing the architected timer interrupt number when connected to an
126e777a5bdSMauro Carvalho Chehabin-kernel virtual GIC.  These must be a PPI (16 <= intid < 32).  Setting the
127e777a5bdSMauro Carvalho Chehabattribute overrides the default values (see below).
128e777a5bdSMauro Carvalho Chehab
129e777a5bdSMauro Carvalho Chehab=============================  ==========================================
130e777a5bdSMauro Carvalho ChehabKVM_ARM_VCPU_TIMER_IRQ_VTIMER  The EL1 virtual timer intid (default: 27)
131e777a5bdSMauro Carvalho ChehabKVM_ARM_VCPU_TIMER_IRQ_PTIMER  The EL1 physical timer intid (default: 30)
132e777a5bdSMauro Carvalho Chehab=============================  ==========================================
133e777a5bdSMauro Carvalho Chehab
134e777a5bdSMauro Carvalho ChehabSetting the same PPI for different timers will prevent the VCPUs from running.
135e777a5bdSMauro Carvalho ChehabSetting the interrupt number on a VCPU configures all VCPUs created at that
136e777a5bdSMauro Carvalho Chehabtime to use the number provided for a given timer, overwriting any previously
137e777a5bdSMauro Carvalho Chehabconfigured values on other VCPUs.  Userspace should configure the interrupt
138e777a5bdSMauro Carvalho Chehabnumbers on at least one VCPU after creating all VCPUs and before running any
139e777a5bdSMauro Carvalho ChehabVCPUs.
140e777a5bdSMauro Carvalho Chehab
141e777a5bdSMauro Carvalho Chehab3. GROUP: KVM_ARM_VCPU_PVTIME_CTRL
142e777a5bdSMauro Carvalho Chehab==================================
143e777a5bdSMauro Carvalho Chehab
144e777a5bdSMauro Carvalho Chehab:Architectures: ARM64
145e777a5bdSMauro Carvalho Chehab
146e777a5bdSMauro Carvalho Chehab3.1 ATTRIBUTE: KVM_ARM_VCPU_PVTIME_IPA
147e777a5bdSMauro Carvalho Chehab--------------------------------------
148e777a5bdSMauro Carvalho Chehab
149e777a5bdSMauro Carvalho Chehab:Parameters: 64-bit base address
150e777a5bdSMauro Carvalho Chehab
151e777a5bdSMauro Carvalho ChehabReturns:
152e777a5bdSMauro Carvalho Chehab
153e777a5bdSMauro Carvalho Chehab	 =======  ======================================
154e777a5bdSMauro Carvalho Chehab	 -ENXIO   Stolen time not implemented
155e777a5bdSMauro Carvalho Chehab	 -EEXIST  Base address already set for this VCPU
156e777a5bdSMauro Carvalho Chehab	 -EINVAL  Base address not 64 byte aligned
157e777a5bdSMauro Carvalho Chehab	 =======  ======================================
158e777a5bdSMauro Carvalho Chehab
159e777a5bdSMauro Carvalho ChehabSpecifies the base address of the stolen time structure for this VCPU. The
160e777a5bdSMauro Carvalho Chehabbase address must be 64 byte aligned and exist within a valid guest memory
16172ef5e52SMauro Carvalho Chehabregion. See Documentation/virt/kvm/arm/pvtime.rst for more information
162e777a5bdSMauro Carvalho Chehabincluding the layout of the stolen time structure.
163