122554020SJani Nikula=========================== 2ca00c2b9SJani Nikula drm/i915 Intel GFX Driver 322554020SJani Nikula=========================== 4ca00c2b9SJani Nikula 5ca00c2b9SJani NikulaThe drm/i915 driver supports all (with the exception of some very early 6ca00c2b9SJani Nikulamodels) integrated GFX chipsets with both Intel display and rendering 7ca00c2b9SJani Nikulablocks. This excludes a set of SoC platforms with an SGX rendering unit, 8ca00c2b9SJani Nikulathose have basic support through the gma500 drm driver. 9ca00c2b9SJani Nikula 10ca00c2b9SJani NikulaCore Driver Infrastructure 1122554020SJani Nikula========================== 12ca00c2b9SJani Nikula 13ca00c2b9SJani NikulaThis section covers core driver infrastructure used by both the display 14ca00c2b9SJani Nikulaand the GEM parts of the driver. 15ca00c2b9SJani Nikula 16ca00c2b9SJani NikulaRuntime Power Management 1722554020SJani Nikula------------------------ 18ca00c2b9SJani Nikula 19ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_runtime_pm.c 20ca00c2b9SJani Nikula :doc: runtime pm 21ca00c2b9SJani Nikula 22ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_runtime_pm.c 23ca00c2b9SJani Nikula :internal: 24ca00c2b9SJani Nikula 25ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_uncore.c 26ca00c2b9SJani Nikula :internal: 27ca00c2b9SJani Nikula 28ca00c2b9SJani NikulaInterrupt Handling 2922554020SJani Nikula------------------ 30ca00c2b9SJani Nikula 31ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_irq.c 32ca00c2b9SJani Nikula :doc: interrupt handling 33ca00c2b9SJani Nikula 34ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_irq.c 35ca00c2b9SJani Nikula :functions: intel_irq_init intel_irq_init_hw intel_hpd_init 36ca00c2b9SJani Nikula 37ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_irq.c 38ca00c2b9SJani Nikula :functions: intel_runtime_pm_disable_interrupts 39ca00c2b9SJani Nikula 40ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_irq.c 41ca00c2b9SJani Nikula :functions: intel_runtime_pm_enable_interrupts 42ca00c2b9SJani Nikula 43ca00c2b9SJani NikulaIntel GVT-g Guest Support(vGPU) 4422554020SJani Nikula------------------------------- 45ca00c2b9SJani Nikula 46ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_vgpu.c 47ca00c2b9SJani Nikula :doc: Intel GVT-g guest support 48ca00c2b9SJani Nikula 49ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_vgpu.c 50ca00c2b9SJani Nikula :internal: 51ca00c2b9SJani Nikula 5222681c7bSZhenyu WangIntel GVT-g Host Support(vGPU device model) 5322681c7bSZhenyu Wang------------------------------------------- 5422681c7bSZhenyu Wang 5522681c7bSZhenyu Wang.. kernel-doc:: drivers/gpu/drm/i915/intel_gvt.c 5622681c7bSZhenyu Wang :doc: Intel GVT-g host support 5722681c7bSZhenyu Wang 5822681c7bSZhenyu Wang.. kernel-doc:: drivers/gpu/drm/i915/intel_gvt.c 5922681c7bSZhenyu Wang :internal: 6022681c7bSZhenyu Wang 61ca00c2b9SJani NikulaDisplay Hardware Handling 6222554020SJani Nikula========================= 63ca00c2b9SJani Nikula 64ca00c2b9SJani NikulaThis section covers everything related to the display hardware including 65ca00c2b9SJani Nikulathe mode setting infrastructure, plane, sprite and cursor handling and 66ca00c2b9SJani Nikuladisplay, output probing and related topics. 67ca00c2b9SJani Nikula 68ca00c2b9SJani NikulaMode Setting Infrastructure 6922554020SJani Nikula--------------------------- 70ca00c2b9SJani Nikula 71ca00c2b9SJani NikulaThe i915 driver is thus far the only DRM driver which doesn't use the 72ca00c2b9SJani Nikulacommon DRM helper code to implement mode setting sequences. Thus it has 73ca00c2b9SJani Nikulaits own tailor-made infrastructure for executing a display configuration 74ca00c2b9SJani Nikulachange. 75ca00c2b9SJani Nikula 76ca00c2b9SJani NikulaFrontbuffer Tracking 7722554020SJani Nikula-------------------- 78ca00c2b9SJani Nikula 79ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_frontbuffer.c 80ca00c2b9SJani Nikula :doc: frontbuffer tracking 81ca00c2b9SJani Nikula 825d723d7aSChris Wilson.. kernel-doc:: drivers/gpu/drm/i915/intel_frontbuffer.h 835d723d7aSChris Wilson :internal: 845d723d7aSChris Wilson 85ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_frontbuffer.c 86ca00c2b9SJani Nikula :internal: 87ca00c2b9SJani Nikula 88ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_gem.c 89ca00c2b9SJani Nikula :functions: i915_gem_track_fb 90ca00c2b9SJani Nikula 91ca00c2b9SJani NikulaDisplay FIFO Underrun Reporting 9222554020SJani Nikula------------------------------- 93ca00c2b9SJani Nikula 94ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_fifo_underrun.c 95ca00c2b9SJani Nikula :doc: fifo underrun handling 96ca00c2b9SJani Nikula 97ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_fifo_underrun.c 98ca00c2b9SJani Nikula :internal: 99ca00c2b9SJani Nikula 100ca00c2b9SJani NikulaPlane Configuration 10122554020SJani Nikula------------------- 102ca00c2b9SJani Nikula 103ca00c2b9SJani NikulaThis section covers plane configuration and composition with the primary 104ca00c2b9SJani Nikulaplane, sprites, cursors and overlays. This includes the infrastructure 105ca00c2b9SJani Nikulato do atomic vsync'ed updates of all this state and also tightly coupled 106ca00c2b9SJani Nikulatopics like watermark setup and computation, framebuffer compression and 107ca00c2b9SJani Nikulapanel self refresh. 108ca00c2b9SJani Nikula 109ca00c2b9SJani NikulaAtomic Plane Helpers 11022554020SJani Nikula-------------------- 111ca00c2b9SJani Nikula 112ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_atomic_plane.c 113ca00c2b9SJani Nikula :doc: atomic plane helpers 114ca00c2b9SJani Nikula 115ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_atomic_plane.c 116ca00c2b9SJani Nikula :internal: 117ca00c2b9SJani Nikula 118ca00c2b9SJani NikulaOutput Probing 11922554020SJani Nikula-------------- 120ca00c2b9SJani Nikula 121ca00c2b9SJani NikulaThis section covers output probing and related infrastructure like the 122ca00c2b9SJani Nikulahotplug interrupt storm detection and mitigation code. Note that the 123ca00c2b9SJani Nikulai915 driver still uses most of the common DRM helper code for output 124ca00c2b9SJani Nikulaprobing, so those sections fully apply. 125ca00c2b9SJani Nikula 126ca00c2b9SJani NikulaHotplug 12722554020SJani Nikula------- 128ca00c2b9SJani Nikula 129ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_hotplug.c 130ca00c2b9SJani Nikula :doc: Hotplug 131ca00c2b9SJani Nikula 132ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_hotplug.c 133ca00c2b9SJani Nikula :internal: 134ca00c2b9SJani Nikula 135ca00c2b9SJani NikulaHigh Definition Audio 13622554020SJani Nikula--------------------- 137ca00c2b9SJani Nikula 138ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_audio.c 139ca00c2b9SJani Nikula :doc: High Definition Audio over HDMI and Display Port 140ca00c2b9SJani Nikula 141ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_audio.c 142ca00c2b9SJani Nikula :internal: 143ca00c2b9SJani Nikula 144ca00c2b9SJani Nikula.. kernel-doc:: include/drm/i915_component.h 145ca00c2b9SJani Nikula :internal: 146ca00c2b9SJani Nikula 147eacc8dafSTakashi IwaiIntel HDMI LPE Audio Support 148eacc8dafSTakashi Iwai---------------------------- 149eacc8dafSTakashi Iwai 150eacc8dafSTakashi Iwai.. kernel-doc:: drivers/gpu/drm/i915/intel_lpe_audio.c 151eacc8dafSTakashi Iwai :doc: LPE Audio integration for HDMI or DP playback 152eacc8dafSTakashi Iwai 153eacc8dafSTakashi Iwai.. kernel-doc:: drivers/gpu/drm/i915/intel_lpe_audio.c 154eacc8dafSTakashi Iwai :internal: 155eacc8dafSTakashi Iwai 156ca00c2b9SJani NikulaPanel Self Refresh PSR (PSR/SRD) 15722554020SJani Nikula-------------------------------- 158ca00c2b9SJani Nikula 159ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_psr.c 160ca00c2b9SJani Nikula :doc: Panel Self Refresh (PSR/SRD) 161ca00c2b9SJani Nikula 162ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_psr.c 163ca00c2b9SJani Nikula :internal: 164ca00c2b9SJani Nikula 165ca00c2b9SJani NikulaFrame Buffer Compression (FBC) 16622554020SJani Nikula------------------------------ 167ca00c2b9SJani Nikula 168ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_fbc.c 169ca00c2b9SJani Nikula :doc: Frame Buffer Compression (FBC) 170ca00c2b9SJani Nikula 171ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_fbc.c 172ca00c2b9SJani Nikula :internal: 173ca00c2b9SJani Nikula 174ca00c2b9SJani NikulaDisplay Refresh Rate Switching (DRRS) 17522554020SJani Nikula------------------------------------- 176ca00c2b9SJani Nikula 177ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_dp.c 178ca00c2b9SJani Nikula :doc: Display Refresh Rate Switching (DRRS) 179ca00c2b9SJani Nikula 180ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_dp.c 181ca00c2b9SJani Nikula :functions: intel_dp_set_drrs_state 182ca00c2b9SJani Nikula 183ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_dp.c 184ca00c2b9SJani Nikula :functions: intel_edp_drrs_enable 185ca00c2b9SJani Nikula 186ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_dp.c 187ca00c2b9SJani Nikula :functions: intel_edp_drrs_disable 188ca00c2b9SJani Nikula 189ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_dp.c 190ca00c2b9SJani Nikula :functions: intel_edp_drrs_invalidate 191ca00c2b9SJani Nikula 192ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_dp.c 193ca00c2b9SJani Nikula :functions: intel_edp_drrs_flush 194ca00c2b9SJani Nikula 195ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_dp.c 196ca00c2b9SJani Nikula :functions: intel_dp_drrs_init 197ca00c2b9SJani Nikula 198ca00c2b9SJani NikulaDPIO 19922554020SJani Nikula---- 200ca00c2b9SJani Nikula 201f38861b8SAnder Conselvan de Oliveira.. kernel-doc:: drivers/gpu/drm/i915/intel_dpio_phy.c 202ca00c2b9SJani Nikula :doc: DPIO 203ca00c2b9SJani Nikula 204ca00c2b9SJani NikulaCSR firmware support for DMC 20522554020SJani Nikula---------------------------- 206ca00c2b9SJani Nikula 207ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_csr.c 208ca00c2b9SJani Nikula :doc: csr support for dmc 209ca00c2b9SJani Nikula 210ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_csr.c 211ca00c2b9SJani Nikula :internal: 212ca00c2b9SJani Nikula 213ca00c2b9SJani NikulaVideo BIOS Table (VBT) 21422554020SJani Nikula---------------------- 215ca00c2b9SJani Nikula 216ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_bios.c 217ca00c2b9SJani Nikula :doc: Video BIOS Table (VBT) 218ca00c2b9SJani Nikula 219ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_bios.c 220ca00c2b9SJani Nikula :internal: 221ca00c2b9SJani Nikula 222ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_vbt_defs.h 223ca00c2b9SJani Nikula :internal: 224ca00c2b9SJani Nikula 2257ff89ca2SVille SyrjäläDisplay clocks 2267ff89ca2SVille Syrjälä-------------- 2277ff89ca2SVille Syrjälä 2287ff89ca2SVille Syrjälä.. kernel-doc:: drivers/gpu/drm/i915/intel_cdclk.c 2297ff89ca2SVille Syrjälä :doc: CDCLK / RAWCLK 2307ff89ca2SVille Syrjälä 2317ff89ca2SVille Syrjälä.. kernel-doc:: drivers/gpu/drm/i915/intel_cdclk.c 2327ff89ca2SVille Syrjälä :internal: 2337ff89ca2SVille Syrjälä 234294591cfSAnder Conselvan de OliveiraDisplay PLLs 235294591cfSAnder Conselvan de Oliveira------------ 236294591cfSAnder Conselvan de Oliveira 237294591cfSAnder Conselvan de Oliveira.. kernel-doc:: drivers/gpu/drm/i915/intel_dpll_mgr.c 238294591cfSAnder Conselvan de Oliveira :doc: Display PLLs 239294591cfSAnder Conselvan de Oliveira 240294591cfSAnder Conselvan de Oliveira.. kernel-doc:: drivers/gpu/drm/i915/intel_dpll_mgr.c 241294591cfSAnder Conselvan de Oliveira :internal: 242294591cfSAnder Conselvan de Oliveira 243294591cfSAnder Conselvan de Oliveira.. kernel-doc:: drivers/gpu/drm/i915/intel_dpll_mgr.h 244294591cfSAnder Conselvan de Oliveira :internal: 245294591cfSAnder Conselvan de Oliveira 246ca00c2b9SJani NikulaMemory Management and Command Submission 24722554020SJani Nikula======================================== 248ca00c2b9SJani Nikula 249ca00c2b9SJani NikulaThis sections covers all things related to the GEM implementation in the 250ca00c2b9SJani Nikulai915 driver. 251ca00c2b9SJani Nikula 252*fd5ff5f6SKevin RogovinIntel GPU Basics 253*fd5ff5f6SKevin Rogovin---------------- 254*fd5ff5f6SKevin Rogovin 255*fd5ff5f6SKevin RogovinAn Intel GPU has multiple engines. There are several engine types. 256*fd5ff5f6SKevin Rogovin 257*fd5ff5f6SKevin Rogovin- RCS engine is for rendering 3D and performing compute, this is named 258*fd5ff5f6SKevin Rogovin `I915_EXEC_RENDER` in user space. 259*fd5ff5f6SKevin Rogovin- BCS is a blitting (copy) engine, this is named `I915_EXEC_BLT` in user 260*fd5ff5f6SKevin Rogovin space. 261*fd5ff5f6SKevin Rogovin- VCS is a video encode and decode engine, this is named `I915_EXEC_BSD` 262*fd5ff5f6SKevin Rogovin in user space 263*fd5ff5f6SKevin Rogovin- VECS is video enhancement engine, this is named `I915_EXEC_VEBOX` in user 264*fd5ff5f6SKevin Rogovin space. 265*fd5ff5f6SKevin Rogovin- The enumeration `I915_EXEC_DEFAULT` does not refer to specific engine; 266*fd5ff5f6SKevin Rogovin instead it is to be used by user space to specify a default rendering 267*fd5ff5f6SKevin Rogovin engine (for 3D) that may or may not be the same as RCS. 268*fd5ff5f6SKevin Rogovin 269*fd5ff5f6SKevin RogovinThe Intel GPU family is a family of integrated GPU's using Unified 270*fd5ff5f6SKevin RogovinMemory Access. For having the GPU "do work", user space will feed the 271*fd5ff5f6SKevin RogovinGPU batch buffers via one of the ioctls `DRM_IOCTL_I915_GEM_EXECBUFFER2` 272*fd5ff5f6SKevin Rogovinor `DRM_IOCTL_I915_GEM_EXECBUFFER2_WR`. Most such batchbuffers will 273*fd5ff5f6SKevin Rogovininstruct the GPU to perform work (for example rendering) and that work 274*fd5ff5f6SKevin Rogovinneeds memory from which to read and memory to which to write. All memory 275*fd5ff5f6SKevin Rogovinis encapsulated within GEM buffer objects (usually created with the ioctl 276*fd5ff5f6SKevin Rogovin`DRM_IOCTL_I915_GEM_CREATE`). An ioctl providing a batchbuffer for the GPU 277*fd5ff5f6SKevin Rogovinto create will also list all GEM buffer objects that the batchbuffer reads 278*fd5ff5f6SKevin Rogovinand/or writes. For implementation details of memory management see 279*fd5ff5f6SKevin Rogovin`GEM BO Management Implementation Details`_. 280*fd5ff5f6SKevin Rogovin 281*fd5ff5f6SKevin RogovinThe i915 driver allows user space to create a context via the ioctl 282*fd5ff5f6SKevin Rogovin`DRM_IOCTL_I915_GEM_CONTEXT_CREATE` which is identified by a 32-bit 283*fd5ff5f6SKevin Rogovininteger. Such a context should be viewed by user-space as -loosely- 284*fd5ff5f6SKevin Rogovinanalogous to the idea of a CPU process of an operating system. The i915 285*fd5ff5f6SKevin Rogovindriver guarantees that commands issued to a fixed context are to be 286*fd5ff5f6SKevin Rogovinexecuted so that writes of a previously issued command are seen by 287*fd5ff5f6SKevin Rogovinreads of following commands. Actions issued between different contexts 288*fd5ff5f6SKevin Rogovin(even if from the same file descriptor) are NOT given that guarantee 289*fd5ff5f6SKevin Rogovinand the only way to synchronize across contexts (even from the same 290*fd5ff5f6SKevin Rogovinfile descriptor) is through the use of fences. At least as far back as 291*fd5ff5f6SKevin RogovinGen4, also have that a context carries with it a GPU HW context; 292*fd5ff5f6SKevin Rogovinthe HW context is essentially (most of atleast) the state of a GPU. 293*fd5ff5f6SKevin RogovinIn addition to the ordering guarantees, the kernel will restore GPU 294*fd5ff5f6SKevin Rogovinstate via HW context when commands are issued to a context, this saves 295*fd5ff5f6SKevin Rogovinuser space the need to restore (most of atleast) the GPU state at the 296*fd5ff5f6SKevin Rogovinstart of each batchbuffer. The non-deprecated ioctls to submit batchbuffer 297*fd5ff5f6SKevin Rogovinwork can pass that ID (in the lower bits of drm_i915_gem_execbuffer2::rsvd1) 298*fd5ff5f6SKevin Rogovinto identify what context to use with the command. 299*fd5ff5f6SKevin Rogovin 300*fd5ff5f6SKevin RogovinThe GPU has its own memory management and address space. The kernel 301*fd5ff5f6SKevin Rogovindriver maintains the memory translation table for the GPU. For older 302*fd5ff5f6SKevin RogovinGPUs (i.e. those before Gen8), there is a single global such translation 303*fd5ff5f6SKevin Rogovintable, a global Graphics Translation Table (GTT). For newer generation 304*fd5ff5f6SKevin RogovinGPUs each context has its own translation table, called Per-Process 305*fd5ff5f6SKevin RogovinGraphics Translation Table (PPGTT). Of important note, is that although 306*fd5ff5f6SKevin RogovinPPGTT is named per-process it is actually per context. When user space 307*fd5ff5f6SKevin Rogovinsubmits a batchbuffer, the kernel walks the list of GEM buffer objects 308*fd5ff5f6SKevin Rogovinused by the batchbuffer and guarantees that not only is the memory of 309*fd5ff5f6SKevin Rogovineach such GEM buffer object resident but it is also present in the 310*fd5ff5f6SKevin Rogovin(PP)GTT. If the GEM buffer object is not yet placed in the (PP)GTT, 311*fd5ff5f6SKevin Rogovinthen it is given an address. Two consequences of this are: the kernel 312*fd5ff5f6SKevin Rogovinneeds to edit the batchbuffer submitted to write the correct value of 313*fd5ff5f6SKevin Rogovinthe GPU address when a GEM BO is assigned a GPU address and the kernel 314*fd5ff5f6SKevin Rogovinmight evict a different GEM BO from the (PP)GTT to make address room 315*fd5ff5f6SKevin Rogovinfor another GEM BO. Consequently, the ioctls submitting a batchbuffer 316*fd5ff5f6SKevin Rogovinfor execution also include a list of all locations within buffers that 317*fd5ff5f6SKevin Rogovinrefer to GPU-addresses so that the kernel can edit the buffer correctly. 318*fd5ff5f6SKevin RogovinThis process is dubbed relocation. 319*fd5ff5f6SKevin Rogovin 320*fd5ff5f6SKevin RogovinGEM BO Management Implementation Details 321*fd5ff5f6SKevin Rogovin---------------------------------------- 322*fd5ff5f6SKevin Rogovin 323*fd5ff5f6SKevin Rogovin.. kernel-doc:: drivers/gpu/drm/i915/i915_vma.h 324*fd5ff5f6SKevin Rogovin :doc: Virtual Memory Address 325*fd5ff5f6SKevin Rogovin 326*fd5ff5f6SKevin RogovinBuffer Object Eviction 327*fd5ff5f6SKevin Rogovin---------------------- 328*fd5ff5f6SKevin Rogovin 329*fd5ff5f6SKevin RogovinThis section documents the interface functions for evicting buffer 330*fd5ff5f6SKevin Rogovinobjects to make space available in the virtual gpu address spaces. Note 331*fd5ff5f6SKevin Rogovinthat this is mostly orthogonal to shrinking buffer objects caches, which 332*fd5ff5f6SKevin Rogovinhas the goal to make main memory (shared with the gpu through the 333*fd5ff5f6SKevin Rogovinunified memory architecture) available. 334*fd5ff5f6SKevin Rogovin 335*fd5ff5f6SKevin Rogovin.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_evict.c 336*fd5ff5f6SKevin Rogovin :internal: 337*fd5ff5f6SKevin Rogovin 338*fd5ff5f6SKevin RogovinBuffer Object Memory Shrinking 339*fd5ff5f6SKevin Rogovin------------------------------ 340*fd5ff5f6SKevin Rogovin 341*fd5ff5f6SKevin RogovinThis section documents the interface function for shrinking memory usage 342*fd5ff5f6SKevin Rogovinof buffer object caches. Shrinking is used to make main memory 343*fd5ff5f6SKevin Rogovinavailable. Note that this is mostly orthogonal to evicting buffer 344*fd5ff5f6SKevin Rogovinobjects, which has the goal to make space in gpu virtual address spaces. 345*fd5ff5f6SKevin Rogovin 346*fd5ff5f6SKevin Rogovin.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_shrinker.c 347*fd5ff5f6SKevin Rogovin :internal: 348*fd5ff5f6SKevin Rogovin 349ca00c2b9SJani NikulaBatchbuffer Parsing 35022554020SJani Nikula------------------- 351ca00c2b9SJani Nikula 352ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_cmd_parser.c 353ca00c2b9SJani Nikula :doc: batch buffer command parser 354ca00c2b9SJani Nikula 355ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_cmd_parser.c 356ca00c2b9SJani Nikula :internal: 357ca00c2b9SJani Nikula 358ca00c2b9SJani NikulaBatchbuffer Pools 35922554020SJani Nikula----------------- 360ca00c2b9SJani Nikula 361ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_batch_pool.c 362ca00c2b9SJani Nikula :doc: batch pool 363ca00c2b9SJani Nikula 364ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_batch_pool.c 365ca00c2b9SJani Nikula :internal: 366ca00c2b9SJani Nikula 367ca00c2b9SJani NikulaLogical Rings, Logical Ring Contexts and Execlists 36822554020SJani Nikula-------------------------------------------------- 369ca00c2b9SJani Nikula 370ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_lrc.c 371ca00c2b9SJani Nikula :doc: Logical Rings, Logical Ring Contexts and Execlists 372ca00c2b9SJani Nikula 373ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_lrc.c 374ca00c2b9SJani Nikula :internal: 375ca00c2b9SJani Nikula 376ca00c2b9SJani NikulaGlobal GTT views 37722554020SJani Nikula---------------- 378ca00c2b9SJani Nikula 379ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_gtt.c 380ca00c2b9SJani Nikula :doc: Global GTT views 381ca00c2b9SJani Nikula 382ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_gtt.c 383ca00c2b9SJani Nikula :internal: 384ca00c2b9SJani Nikula 385ca00c2b9SJani NikulaGTT Fences and Swizzling 38622554020SJani Nikula------------------------ 387ca00c2b9SJani Nikula 388ebc896dbSDaniel Vetter.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_fence_reg.c 389ca00c2b9SJani Nikula :internal: 390ca00c2b9SJani Nikula 391ca00c2b9SJani NikulaGlobal GTT Fence Handling 39222554020SJani Nikula~~~~~~~~~~~~~~~~~~~~~~~~~ 393ca00c2b9SJani Nikula 394ebc896dbSDaniel Vetter.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_fence_reg.c 395ca00c2b9SJani Nikula :doc: fence register handling 396ca00c2b9SJani Nikula 397ca00c2b9SJani NikulaHardware Tiling and Swizzling Details 39822554020SJani Nikula~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 399ca00c2b9SJani Nikula 400ebc896dbSDaniel Vetter.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_fence_reg.c 401ca00c2b9SJani Nikula :doc: tiling swizzling details 402ca00c2b9SJani Nikula 403ca00c2b9SJani NikulaObject Tiling IOCTLs 40422554020SJani Nikula-------------------- 405ca00c2b9SJani Nikula 406ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_tiling.c 407ca00c2b9SJani Nikula :internal: 408ca00c2b9SJani Nikula 409ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_tiling.c 410ca00c2b9SJani Nikula :doc: buffer object tiling 411ca00c2b9SJani Nikula 412fbe6f8f2SYaodong LiWOPCM 413fbe6f8f2SYaodong Li===== 414fbe6f8f2SYaodong Li 415fbe6f8f2SYaodong LiWOPCM Layout 416fbe6f8f2SYaodong Li------------ 417fbe6f8f2SYaodong Li 418fbe6f8f2SYaodong Li.. kernel-doc:: drivers/gpu/drm/i915/intel_wopcm.c 419fbe6f8f2SYaodong Li :doc: WOPCM Layout 420fbe6f8f2SYaodong Li 421ca00c2b9SJani NikulaGuC 42222554020SJani Nikula=== 423ca00c2b9SJani Nikula 424ca00c2b9SJani NikulaGuC-specific firmware loader 42522554020SJani Nikula---------------------------- 426ca00c2b9SJani Nikula 427006c2332SRandy Dunlap.. kernel-doc:: drivers/gpu/drm/i915/intel_guc_fw.c 428ca00c2b9SJani Nikula :internal: 429ca00c2b9SJani Nikula 430ca00c2b9SJani NikulaGuC-based command submission 43122554020SJani Nikula---------------------------- 432ca00c2b9SJani Nikula 433a2695744SSagar Arun Kamble.. kernel-doc:: drivers/gpu/drm/i915/intel_guc_submission.c 434ca00c2b9SJani Nikula :doc: GuC-based command submission 435ca00c2b9SJani Nikula 436a2695744SSagar Arun Kamble.. kernel-doc:: drivers/gpu/drm/i915/intel_guc_submission.c 437ca00c2b9SJani Nikula :internal: 438ca00c2b9SJani Nikula 439ca00c2b9SJani NikulaGuC Firmware Layout 44022554020SJani Nikula------------------- 441ca00c2b9SJani Nikula 442ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_guc_fwif.h 443ca00c2b9SJani Nikula :doc: GuC Firmware Layout 444ca00c2b9SJani Nikula 445fbe6f8f2SYaodong LiGuC Address Space 446fbe6f8f2SYaodong Li----------------- 447fbe6f8f2SYaodong Li 448fbe6f8f2SYaodong Li.. kernel-doc:: drivers/gpu/drm/i915/intel_guc.c 449fbe6f8f2SYaodong Li :doc: GuC Address Space 450fbe6f8f2SYaodong Li 451ca00c2b9SJani NikulaTracing 45222554020SJani Nikula======= 453ca00c2b9SJani Nikula 454ca00c2b9SJani NikulaThis sections covers all things related to the tracepoints implemented 455ca00c2b9SJani Nikulain the i915 driver. 456ca00c2b9SJani Nikula 457ca00c2b9SJani Nikulai915_ppgtt_create and i915_ppgtt_release 45822554020SJani Nikula---------------------------------------- 459ca00c2b9SJani Nikula 460ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_trace.h 461ca00c2b9SJani Nikula :doc: i915_ppgtt_create and i915_ppgtt_release tracepoints 462ca00c2b9SJani Nikula 463ca00c2b9SJani Nikulai915_context_create and i915_context_free 46422554020SJani Nikula----------------------------------------- 465ca00c2b9SJani Nikula 466ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_trace.h 467ca00c2b9SJani Nikula :doc: i915_context_create and i915_context_free tracepoints 468ca00c2b9SJani Nikula 469ca00c2b9SJani Nikulaswitch_mm 47022554020SJani Nikula--------- 471ca00c2b9SJani Nikula 472ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_trace.h 473ca00c2b9SJani Nikula :doc: switch_mm tracepoint 474ca00c2b9SJani Nikula 47516d98b31SRobert BraggPerf 47616d98b31SRobert Bragg==== 47716d98b31SRobert Bragg 47816d98b31SRobert BraggOverview 47916d98b31SRobert Bragg-------- 48016d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 48116d98b31SRobert Bragg :doc: i915 Perf Overview 48216d98b31SRobert Bragg 48316d98b31SRobert BraggComparison with Core Perf 48416d98b31SRobert Bragg------------------------- 48516d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 48616d98b31SRobert Bragg :doc: i915 Perf History and Comparison with Core Perf 48716d98b31SRobert Bragg 48816d98b31SRobert Braggi915 Driver Entry Points 48916d98b31SRobert Bragg------------------------ 49016d98b31SRobert Bragg 49116d98b31SRobert BraggThis section covers the entrypoints exported outside of i915_perf.c to 49216d98b31SRobert Braggintegrate with drm/i915 and to handle the `DRM_I915_PERF_OPEN` ioctl. 49316d98b31SRobert Bragg 49416d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 49516d98b31SRobert Bragg :functions: i915_perf_init 49616d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 49716d98b31SRobert Bragg :functions: i915_perf_fini 49816d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 49916d98b31SRobert Bragg :functions: i915_perf_register 50016d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 50116d98b31SRobert Bragg :functions: i915_perf_unregister 50216d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 50316d98b31SRobert Bragg :functions: i915_perf_open_ioctl 50416d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 50516d98b31SRobert Bragg :functions: i915_perf_release 506f89823c2SLionel Landwerlin.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 507f89823c2SLionel Landwerlin :functions: i915_perf_add_config_ioctl 508f89823c2SLionel Landwerlin.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 509f89823c2SLionel Landwerlin :functions: i915_perf_remove_config_ioctl 51016d98b31SRobert Bragg 51116d98b31SRobert Braggi915 Perf Stream 51216d98b31SRobert Bragg---------------- 51316d98b31SRobert Bragg 51416d98b31SRobert BraggThis section covers the stream-semantics-agnostic structures and functions 51516d98b31SRobert Braggfor representing an i915 perf stream FD and associated file operations. 51616d98b31SRobert Bragg 51716d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_drv.h 51816d98b31SRobert Bragg :functions: i915_perf_stream 51916d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_drv.h 52016d98b31SRobert Bragg :functions: i915_perf_stream_ops 52116d98b31SRobert Bragg 52216d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 52316d98b31SRobert Bragg :functions: read_properties_unlocked 52416d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 52516d98b31SRobert Bragg :functions: i915_perf_open_ioctl_locked 52616d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 52716d98b31SRobert Bragg :functions: i915_perf_destroy_locked 52816d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 52916d98b31SRobert Bragg :functions: i915_perf_read 53016d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 53116d98b31SRobert Bragg :functions: i915_perf_ioctl 53216d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 53316d98b31SRobert Bragg :functions: i915_perf_enable_locked 53416d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 53516d98b31SRobert Bragg :functions: i915_perf_disable_locked 53616d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 53716d98b31SRobert Bragg :functions: i915_perf_poll 53816d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 53916d98b31SRobert Bragg :functions: i915_perf_poll_locked 54016d98b31SRobert Bragg 54116d98b31SRobert Braggi915 Perf Observation Architecture Stream 54216d98b31SRobert Bragg----------------------------------------- 54316d98b31SRobert Bragg 54416d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_drv.h 54516d98b31SRobert Bragg :functions: i915_oa_ops 54616d98b31SRobert Bragg 54716d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 54816d98b31SRobert Bragg :functions: i915_oa_stream_init 54916d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 55016d98b31SRobert Bragg :functions: i915_oa_read 55116d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 55216d98b31SRobert Bragg :functions: i915_oa_stream_enable 55316d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 55416d98b31SRobert Bragg :functions: i915_oa_stream_disable 55516d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 55616d98b31SRobert Bragg :functions: i915_oa_wait_unlocked 55716d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 55816d98b31SRobert Bragg :functions: i915_oa_poll_wait 55916d98b31SRobert Bragg 56016d98b31SRobert BraggAll i915 Perf Internals 56116d98b31SRobert Bragg----------------------- 56216d98b31SRobert Bragg 56316d98b31SRobert BraggThis section simply includes all currently documented i915 perf internals, in 56416d98b31SRobert Braggno particular order, but may include some more minor utilities or platform 56516d98b31SRobert Braggspecific details than found in the more high-level sections. 56616d98b31SRobert Bragg 56716d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c 56816d98b31SRobert Bragg :internal: 5691aa920eaSJani Nikula 5701aa920eaSJani NikulaStyle 5711aa920eaSJani Nikula===== 5721aa920eaSJani Nikula 5731aa920eaSJani NikulaThe drm/i915 driver codebase has some style rules in addition to (and, in some 5741aa920eaSJani Nikulacases, deviating from) the kernel coding style. 5751aa920eaSJani Nikula 5761aa920eaSJani NikulaRegister macro definition style 5771aa920eaSJani Nikula------------------------------- 5781aa920eaSJani Nikula 5791aa920eaSJani NikulaThe style guide for ``i915_reg.h``. 5801aa920eaSJani Nikula 5811aa920eaSJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_reg.h 5821aa920eaSJani Nikula :doc: The i915 register macro definition style guide 583