xref: /openbmc/linux/Documentation/gpu/i915.rst (revision 3b7bc18b4e5140a1407075f45df55e7a76100472)
122554020SJani Nikula===========================
2ca00c2b9SJani Nikula drm/i915 Intel GFX Driver
322554020SJani Nikula===========================
4ca00c2b9SJani Nikula
5ca00c2b9SJani NikulaThe drm/i915 driver supports all (with the exception of some very early
6ca00c2b9SJani Nikulamodels) integrated GFX chipsets with both Intel display and rendering
7ca00c2b9SJani Nikulablocks. This excludes a set of SoC platforms with an SGX rendering unit,
8ca00c2b9SJani Nikulathose have basic support through the gma500 drm driver.
9ca00c2b9SJani Nikula
10ca00c2b9SJani NikulaCore Driver Infrastructure
1122554020SJani Nikula==========================
12ca00c2b9SJani Nikula
13ca00c2b9SJani NikulaThis section covers core driver infrastructure used by both the display
14ca00c2b9SJani Nikulaand the GEM parts of the driver.
15ca00c2b9SJani Nikula
16ca00c2b9SJani NikulaRuntime Power Management
1722554020SJani Nikula------------------------
18ca00c2b9SJani Nikula
19ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_runtime_pm.c
20ca00c2b9SJani Nikula   :doc: runtime pm
21ca00c2b9SJani Nikula
22ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_runtime_pm.c
23ca00c2b9SJani Nikula   :internal:
24ca00c2b9SJani Nikula
25ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/intel_uncore.c
26ca00c2b9SJani Nikula   :internal:
27ca00c2b9SJani Nikula
28ca00c2b9SJani NikulaInterrupt Handling
2922554020SJani Nikula------------------
30ca00c2b9SJani Nikula
31ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_irq.c
32ca00c2b9SJani Nikula   :doc: interrupt handling
33ca00c2b9SJani Nikula
34ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_irq.c
35ca00c2b9SJani Nikula   :functions: intel_irq_init intel_irq_init_hw intel_hpd_init
36ca00c2b9SJani Nikula
37ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_irq.c
38ca00c2b9SJani Nikula   :functions: intel_runtime_pm_disable_interrupts
39ca00c2b9SJani Nikula
40ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_irq.c
41ca00c2b9SJani Nikula   :functions: intel_runtime_pm_enable_interrupts
42ca00c2b9SJani Nikula
43ca00c2b9SJani NikulaIntel GVT-g Guest Support(vGPU)
4422554020SJani Nikula-------------------------------
45ca00c2b9SJani Nikula
46ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_vgpu.c
47ca00c2b9SJani Nikula   :doc: Intel GVT-g guest support
48ca00c2b9SJani Nikula
49ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_vgpu.c
50ca00c2b9SJani Nikula   :internal:
51ca00c2b9SJani Nikula
5222681c7bSZhenyu WangIntel GVT-g Host Support(vGPU device model)
5322681c7bSZhenyu Wang-------------------------------------------
5422681c7bSZhenyu Wang
5522681c7bSZhenyu Wang.. kernel-doc:: drivers/gpu/drm/i915/intel_gvt.c
5622681c7bSZhenyu Wang   :doc: Intel GVT-g host support
5722681c7bSZhenyu Wang
5822681c7bSZhenyu Wang.. kernel-doc:: drivers/gpu/drm/i915/intel_gvt.c
5922681c7bSZhenyu Wang   :internal:
6022681c7bSZhenyu Wang
617d3c425fSOscar MateoWorkarounds
627d3c425fSOscar Mateo-----------
637d3c425fSOscar Mateo
64bcc8737dSMauro Carvalho Chehab.. kernel-doc:: drivers/gpu/drm/i915/gt/intel_workarounds.c
657d3c425fSOscar Mateo   :doc: Hardware workarounds
667d3c425fSOscar Mateo
67ca00c2b9SJani NikulaDisplay Hardware Handling
6822554020SJani Nikula=========================
69ca00c2b9SJani Nikula
70ca00c2b9SJani NikulaThis section covers everything related to the display hardware including
71ca00c2b9SJani Nikulathe mode setting infrastructure, plane, sprite and cursor handling and
72ca00c2b9SJani Nikuladisplay, output probing and related topics.
73ca00c2b9SJani Nikula
74ca00c2b9SJani NikulaMode Setting Infrastructure
7522554020SJani Nikula---------------------------
76ca00c2b9SJani Nikula
77ca00c2b9SJani NikulaThe i915 driver is thus far the only DRM driver which doesn't use the
78ca00c2b9SJani Nikulacommon DRM helper code to implement mode setting sequences. Thus it has
79ca00c2b9SJani Nikulaits own tailor-made infrastructure for executing a display configuration
80ca00c2b9SJani Nikulachange.
81ca00c2b9SJani Nikula
82ca00c2b9SJani NikulaFrontbuffer Tracking
8322554020SJani Nikula--------------------
84ca00c2b9SJani Nikula
856800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_frontbuffer.c
86ca00c2b9SJani Nikula   :doc: frontbuffer tracking
87ca00c2b9SJani Nikula
886800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_frontbuffer.h
895d723d7aSChris Wilson   :internal:
905d723d7aSChris Wilson
916800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_frontbuffer.c
92ca00c2b9SJani Nikula   :internal:
93ca00c2b9SJani Nikula
94ca00c2b9SJani NikulaDisplay FIFO Underrun Reporting
9522554020SJani Nikula-------------------------------
96ca00c2b9SJani Nikula
976800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_fifo_underrun.c
98ca00c2b9SJani Nikula   :doc: fifo underrun handling
99ca00c2b9SJani Nikula
1006800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_fifo_underrun.c
101ca00c2b9SJani Nikula   :internal:
102ca00c2b9SJani Nikula
103ca00c2b9SJani NikulaPlane Configuration
10422554020SJani Nikula-------------------
105ca00c2b9SJani Nikula
106ca00c2b9SJani NikulaThis section covers plane configuration and composition with the primary
107ca00c2b9SJani Nikulaplane, sprites, cursors and overlays. This includes the infrastructure
108ca00c2b9SJani Nikulato do atomic vsync'ed updates of all this state and also tightly coupled
109ca00c2b9SJani Nikulatopics like watermark setup and computation, framebuffer compression and
110ca00c2b9SJani Nikulapanel self refresh.
111ca00c2b9SJani Nikula
112ca00c2b9SJani NikulaAtomic Plane Helpers
11322554020SJani Nikula--------------------
114ca00c2b9SJani Nikula
1156800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_atomic_plane.c
116ca00c2b9SJani Nikula   :doc: atomic plane helpers
117ca00c2b9SJani Nikula
1186800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_atomic_plane.c
119ca00c2b9SJani Nikula   :internal:
120ca00c2b9SJani Nikula
1216914c968SKarthik B SAsynchronous Page Flip
1226914c968SKarthik B S----------------------
1236914c968SKarthik B S
1246914c968SKarthik B S.. kernel-doc:: drivers/gpu/drm/i915/display/intel_display.c
1256914c968SKarthik B S   :doc: asynchronous flip implementation
1266914c968SKarthik B S
127ca00c2b9SJani NikulaOutput Probing
12822554020SJani Nikula--------------
129ca00c2b9SJani Nikula
130ca00c2b9SJani NikulaThis section covers output probing and related infrastructure like the
131ca00c2b9SJani Nikulahotplug interrupt storm detection and mitigation code. Note that the
132ca00c2b9SJani Nikulai915 driver still uses most of the common DRM helper code for output
133ca00c2b9SJani Nikulaprobing, so those sections fully apply.
134ca00c2b9SJani Nikula
135ca00c2b9SJani NikulaHotplug
13622554020SJani Nikula-------
137ca00c2b9SJani Nikula
1386800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_hotplug.c
139ca00c2b9SJani Nikula   :doc: Hotplug
140ca00c2b9SJani Nikula
1416800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_hotplug.c
142ca00c2b9SJani Nikula   :internal:
143ca00c2b9SJani Nikula
144ca00c2b9SJani NikulaHigh Definition Audio
14522554020SJani Nikula---------------------
146ca00c2b9SJani Nikula
1476800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_audio.c
148ca00c2b9SJani Nikula   :doc: High Definition Audio over HDMI and Display Port
149ca00c2b9SJani Nikula
1506800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_audio.c
151ca00c2b9SJani Nikula   :internal:
152ca00c2b9SJani Nikula
153ca00c2b9SJani Nikula.. kernel-doc:: include/drm/i915_component.h
154ca00c2b9SJani Nikula   :internal:
155ca00c2b9SJani Nikula
156eacc8dafSTakashi IwaiIntel HDMI LPE Audio Support
157eacc8dafSTakashi Iwai----------------------------
158eacc8dafSTakashi Iwai
1596800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_lpe_audio.c
160eacc8dafSTakashi Iwai   :doc: LPE Audio integration for HDMI or DP playback
161eacc8dafSTakashi Iwai
1626800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_lpe_audio.c
163eacc8dafSTakashi Iwai   :internal:
164eacc8dafSTakashi Iwai
165ca00c2b9SJani NikulaPanel Self Refresh PSR (PSR/SRD)
16622554020SJani Nikula--------------------------------
167ca00c2b9SJani Nikula
1686800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_psr.c
169ca00c2b9SJani Nikula   :doc: Panel Self Refresh (PSR/SRD)
170ca00c2b9SJani Nikula
1716800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_psr.c
172ca00c2b9SJani Nikula   :internal:
173ca00c2b9SJani Nikula
174ca00c2b9SJani NikulaFrame Buffer Compression (FBC)
17522554020SJani Nikula------------------------------
176ca00c2b9SJani Nikula
1776800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_fbc.c
178ca00c2b9SJani Nikula   :doc: Frame Buffer Compression (FBC)
179ca00c2b9SJani Nikula
1806800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_fbc.c
181ca00c2b9SJani Nikula   :internal:
182ca00c2b9SJani Nikula
183ca00c2b9SJani NikulaDisplay Refresh Rate Switching (DRRS)
18422554020SJani Nikula-------------------------------------
185ca00c2b9SJani Nikula
1866800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dp.c
187ca00c2b9SJani Nikula   :doc: Display Refresh Rate Switching (DRRS)
188ca00c2b9SJani Nikula
1896800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dp.c
190ca00c2b9SJani Nikula   :functions: intel_dp_set_drrs_state
191ca00c2b9SJani Nikula
1926800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dp.c
193ca00c2b9SJani Nikula   :functions: intel_edp_drrs_enable
194ca00c2b9SJani Nikula
1956800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dp.c
196ca00c2b9SJani Nikula   :functions: intel_edp_drrs_disable
197ca00c2b9SJani Nikula
1986800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dp.c
199ca00c2b9SJani Nikula   :functions: intel_edp_drrs_invalidate
200ca00c2b9SJani Nikula
2016800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dp.c
202ca00c2b9SJani Nikula   :functions: intel_edp_drrs_flush
203ca00c2b9SJani Nikula
2046800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dp.c
205ca00c2b9SJani Nikula   :functions: intel_dp_drrs_init
206ca00c2b9SJani Nikula
207ca00c2b9SJani NikulaDPIO
20822554020SJani Nikula----
209ca00c2b9SJani Nikula
2106800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dpio_phy.c
211ca00c2b9SJani Nikula   :doc: DPIO
212ca00c2b9SJani Nikula
213ca00c2b9SJani NikulaCSR firmware support for DMC
21422554020SJani Nikula----------------------------
215ca00c2b9SJani Nikula
216e66ae6caSJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_csr.c
217ca00c2b9SJani Nikula   :doc: csr support for dmc
218ca00c2b9SJani Nikula
219e66ae6caSJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_csr.c
220ca00c2b9SJani Nikula   :internal:
221ca00c2b9SJani Nikula
222ca00c2b9SJani NikulaVideo BIOS Table (VBT)
22322554020SJani Nikula----------------------
224ca00c2b9SJani Nikula
2256800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_bios.c
226ca00c2b9SJani Nikula   :doc: Video BIOS Table (VBT)
227ca00c2b9SJani Nikula
2286800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_bios.c
229ca00c2b9SJani Nikula   :internal:
230ca00c2b9SJani Nikula
2316800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_vbt_defs.h
232ca00c2b9SJani Nikula   :internal:
233ca00c2b9SJani Nikula
2347ff89ca2SVille SyrjäläDisplay clocks
2357ff89ca2SVille Syrjälä--------------
2367ff89ca2SVille Syrjälä
2376800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_cdclk.c
2387ff89ca2SVille Syrjälä   :doc: CDCLK / RAWCLK
2397ff89ca2SVille Syrjälä
2406800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_cdclk.c
2417ff89ca2SVille Syrjälä   :internal:
2427ff89ca2SVille Syrjälä
243294591cfSAnder Conselvan de OliveiraDisplay PLLs
244294591cfSAnder Conselvan de Oliveira------------
245294591cfSAnder Conselvan de Oliveira
2466800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dpll_mgr.c
247294591cfSAnder Conselvan de Oliveira   :doc: Display PLLs
248294591cfSAnder Conselvan de Oliveira
2496800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dpll_mgr.c
250294591cfSAnder Conselvan de Oliveira   :internal:
251294591cfSAnder Conselvan de Oliveira
2526800d9a5SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dpll_mgr.h
253294591cfSAnder Conselvan de Oliveira   :internal:
254294591cfSAnder Conselvan de Oliveira
2555dd85e72SAnimesh MannaDisplay State Buffer
2565dd85e72SAnimesh Manna--------------------
2575dd85e72SAnimesh Manna
2585dd85e72SAnimesh Manna.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dsb.c
2595dd85e72SAnimesh Manna   :doc: DSB
2605dd85e72SAnimesh Manna
2615dd85e72SAnimesh Manna.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dsb.c
2625dd85e72SAnimesh Manna   :internal:
2635dd85e72SAnimesh Manna
264ca00c2b9SJani NikulaMemory Management and Command Submission
26522554020SJani Nikula========================================
266ca00c2b9SJani Nikula
267ca00c2b9SJani NikulaThis sections covers all things related to the GEM implementation in the
268ca00c2b9SJani Nikulai915 driver.
269ca00c2b9SJani Nikula
270fd5ff5f6SKevin RogovinIntel GPU Basics
271fd5ff5f6SKevin Rogovin----------------
272fd5ff5f6SKevin Rogovin
273fd5ff5f6SKevin RogovinAn Intel GPU has multiple engines. There are several engine types.
274fd5ff5f6SKevin Rogovin
275fd5ff5f6SKevin Rogovin- RCS engine is for rendering 3D and performing compute, this is named
276fd5ff5f6SKevin Rogovin  `I915_EXEC_RENDER` in user space.
277fd5ff5f6SKevin Rogovin- BCS is a blitting (copy) engine, this is named `I915_EXEC_BLT` in user
278fd5ff5f6SKevin Rogovin  space.
279fd5ff5f6SKevin Rogovin- VCS is a video encode and decode engine, this is named `I915_EXEC_BSD`
280fd5ff5f6SKevin Rogovin  in user space
281fd5ff5f6SKevin Rogovin- VECS is video enhancement engine, this is named `I915_EXEC_VEBOX` in user
282fd5ff5f6SKevin Rogovin  space.
283fd5ff5f6SKevin Rogovin- The enumeration `I915_EXEC_DEFAULT` does not refer to specific engine;
284fd5ff5f6SKevin Rogovin  instead it is to be used by user space to specify a default rendering
285fd5ff5f6SKevin Rogovin  engine (for 3D) that may or may not be the same as RCS.
286fd5ff5f6SKevin Rogovin
287fd5ff5f6SKevin RogovinThe Intel GPU family is a family of integrated GPU's using Unified
288fd5ff5f6SKevin RogovinMemory Access. For having the GPU "do work", user space will feed the
289fd5ff5f6SKevin RogovinGPU batch buffers via one of the ioctls `DRM_IOCTL_I915_GEM_EXECBUFFER2`
290fd5ff5f6SKevin Rogovinor `DRM_IOCTL_I915_GEM_EXECBUFFER2_WR`. Most such batchbuffers will
291fd5ff5f6SKevin Rogovininstruct the GPU to perform work (for example rendering) and that work
292fd5ff5f6SKevin Rogovinneeds memory from which to read and memory to which to write. All memory
293fd5ff5f6SKevin Rogovinis encapsulated within GEM buffer objects (usually created with the ioctl
294fd5ff5f6SKevin Rogovin`DRM_IOCTL_I915_GEM_CREATE`). An ioctl providing a batchbuffer for the GPU
295fd5ff5f6SKevin Rogovinto create will also list all GEM buffer objects that the batchbuffer reads
296fd5ff5f6SKevin Rogovinand/or writes. For implementation details of memory management see
297fd5ff5f6SKevin Rogovin`GEM BO Management Implementation Details`_.
298fd5ff5f6SKevin Rogovin
299fd5ff5f6SKevin RogovinThe i915 driver allows user space to create a context via the ioctl
300fd5ff5f6SKevin Rogovin`DRM_IOCTL_I915_GEM_CONTEXT_CREATE` which is identified by a 32-bit
301fd5ff5f6SKevin Rogovininteger. Such a context should be viewed by user-space as -loosely-
302fd5ff5f6SKevin Rogovinanalogous to the idea of a CPU process of an operating system. The i915
303fd5ff5f6SKevin Rogovindriver guarantees that commands issued to a fixed context are to be
304fd5ff5f6SKevin Rogovinexecuted so that writes of a previously issued command are seen by
305fd5ff5f6SKevin Rogovinreads of following commands. Actions issued between different contexts
306fd5ff5f6SKevin Rogovin(even if from the same file descriptor) are NOT given that guarantee
307fd5ff5f6SKevin Rogovinand the only way to synchronize across contexts (even from the same
308fd5ff5f6SKevin Rogovinfile descriptor) is through the use of fences. At least as far back as
309fd5ff5f6SKevin RogovinGen4, also have that a context carries with it a GPU HW context;
310fd5ff5f6SKevin Rogovinthe HW context is essentially (most of atleast) the state of a GPU.
311fd5ff5f6SKevin RogovinIn addition to the ordering guarantees, the kernel will restore GPU
312fd5ff5f6SKevin Rogovinstate via HW context when commands are issued to a context, this saves
313fd5ff5f6SKevin Rogovinuser space the need to restore (most of atleast) the GPU state at the
314fd5ff5f6SKevin Rogovinstart of each batchbuffer. The non-deprecated ioctls to submit batchbuffer
315fd5ff5f6SKevin Rogovinwork can pass that ID (in the lower bits of drm_i915_gem_execbuffer2::rsvd1)
316fd5ff5f6SKevin Rogovinto identify what context to use with the command.
317fd5ff5f6SKevin Rogovin
318fd5ff5f6SKevin RogovinThe GPU has its own memory management and address space. The kernel
319fd5ff5f6SKevin Rogovindriver maintains the memory translation table for the GPU. For older
320fd5ff5f6SKevin RogovinGPUs (i.e. those before Gen8), there is a single global such translation
321fd5ff5f6SKevin Rogovintable, a global Graphics Translation Table (GTT). For newer generation
322fd5ff5f6SKevin RogovinGPUs each context has its own translation table, called Per-Process
323fd5ff5f6SKevin RogovinGraphics Translation Table (PPGTT). Of important note, is that although
324fd5ff5f6SKevin RogovinPPGTT is named per-process it is actually per context. When user space
325fd5ff5f6SKevin Rogovinsubmits a batchbuffer, the kernel walks the list of GEM buffer objects
326fd5ff5f6SKevin Rogovinused by the batchbuffer and guarantees that not only is the memory of
327fd5ff5f6SKevin Rogovineach such GEM buffer object resident but it is also present in the
328fd5ff5f6SKevin Rogovin(PP)GTT. If the GEM buffer object is not yet placed in the (PP)GTT,
329fd5ff5f6SKevin Rogovinthen it is given an address. Two consequences of this are: the kernel
330fd5ff5f6SKevin Rogovinneeds to edit the batchbuffer submitted to write the correct value of
331fd5ff5f6SKevin Rogovinthe GPU address when a GEM BO is assigned a GPU address and the kernel
332fd5ff5f6SKevin Rogovinmight evict a different GEM BO from the (PP)GTT to make address room
333fd5ff5f6SKevin Rogovinfor another GEM BO. Consequently, the ioctls submitting a batchbuffer
334fd5ff5f6SKevin Rogovinfor execution also include a list of all locations within buffers that
335fd5ff5f6SKevin Rogovinrefer to GPU-addresses so that the kernel can edit the buffer correctly.
336fd5ff5f6SKevin RogovinThis process is dubbed relocation.
337fd5ff5f6SKevin Rogovin
338ca69a3c6SJoonas LahtinenLocking Guidelines
339ca69a3c6SJoonas Lahtinen------------------
340ca69a3c6SJoonas Lahtinen
341ca69a3c6SJoonas Lahtinen.. note::
342ca69a3c6SJoonas Lahtinen   This is a description of how the locking should be after
343ca69a3c6SJoonas Lahtinen   refactoring is done. Does not necessarily reflect what the locking
344ca69a3c6SJoonas Lahtinen   looks like while WIP.
345ca69a3c6SJoonas Lahtinen
346ca69a3c6SJoonas Lahtinen#. All locking rules and interface contracts with cross-driver interfaces
347ca69a3c6SJoonas Lahtinen   (dma-buf, dma_fence) need to be followed.
348ca69a3c6SJoonas Lahtinen
349ca69a3c6SJoonas Lahtinen#. No struct_mutex anywhere in the code
350ca69a3c6SJoonas Lahtinen
351ca69a3c6SJoonas Lahtinen#. dma_resv will be the outermost lock (when needed) and ww_acquire_ctx
352ca69a3c6SJoonas Lahtinen   is to be hoisted at highest level and passed down within i915_gem_ctx
353ca69a3c6SJoonas Lahtinen   in the call chain
354ca69a3c6SJoonas Lahtinen
355ca69a3c6SJoonas Lahtinen#. While holding lru/memory manager (buddy, drm_mm, whatever) locks
356ca69a3c6SJoonas Lahtinen   system memory allocations are not allowed
357ca69a3c6SJoonas Lahtinen
358ca69a3c6SJoonas Lahtinen	* Enforce this by priming lockdep (with fs_reclaim). If we
359ca69a3c6SJoonas Lahtinen	  allocate memory while holding these looks we get a rehash
360ca69a3c6SJoonas Lahtinen	  of the shrinker vs. struct_mutex saga, and that would be
361ca69a3c6SJoonas Lahtinen	  real bad.
362ca69a3c6SJoonas Lahtinen
363ca69a3c6SJoonas Lahtinen#. Do not nest different lru/memory manager locks within each other.
364ca69a3c6SJoonas Lahtinen   Take them in turn to update memory allocations, relying on the object’s
365ca69a3c6SJoonas Lahtinen   dma_resv ww_mutex to serialize against other operations.
366ca69a3c6SJoonas Lahtinen
367ca69a3c6SJoonas Lahtinen#. The suggestion for lru/memory managers locks is that they are small
368ca69a3c6SJoonas Lahtinen   enough to be spinlocks.
369ca69a3c6SJoonas Lahtinen
370ca69a3c6SJoonas Lahtinen#. All features need to come with exhaustive kernel selftests and/or
371ca69a3c6SJoonas Lahtinen   IGT tests when appropriate
372ca69a3c6SJoonas Lahtinen
373ca69a3c6SJoonas Lahtinen#. All LMEM uAPI paths need to be fully restartable (_interruptible()
374ca69a3c6SJoonas Lahtinen   for all locks/waits/sleeps)
375ca69a3c6SJoonas Lahtinen
376ca69a3c6SJoonas Lahtinen	* Error handling validation through signal injection.
377ca69a3c6SJoonas Lahtinen	  Still the best strategy we have for validating GEM uAPI
378ca69a3c6SJoonas Lahtinen          corner cases.
379ca69a3c6SJoonas Lahtinen	  Must be excessively used in the IGT, and we need to check
380ca69a3c6SJoonas Lahtinen	  that we really have full path coverage of all error cases.
381ca69a3c6SJoonas Lahtinen
382ca69a3c6SJoonas Lahtinen	* -EDEADLK handling with ww_mutex
383ca69a3c6SJoonas Lahtinen
384fd5ff5f6SKevin RogovinGEM BO Management Implementation Details
385fd5ff5f6SKevin Rogovin----------------------------------------
386fd5ff5f6SKevin Rogovin
38783dc7f69SChris Wilson.. kernel-doc:: drivers/gpu/drm/i915/i915_vma_types.h
388fd5ff5f6SKevin Rogovin   :doc: Virtual Memory Address
389fd5ff5f6SKevin Rogovin
390fd5ff5f6SKevin RogovinBuffer Object Eviction
391fd5ff5f6SKevin Rogovin----------------------
392fd5ff5f6SKevin Rogovin
393fd5ff5f6SKevin RogovinThis section documents the interface functions for evicting buffer
394fd5ff5f6SKevin Rogovinobjects to make space available in the virtual gpu address spaces. Note
395fd5ff5f6SKevin Rogovinthat this is mostly orthogonal to shrinking buffer objects caches, which
396fd5ff5f6SKevin Rogovinhas the goal to make main memory (shared with the gpu through the
397fd5ff5f6SKevin Rogovinunified memory architecture) available.
398fd5ff5f6SKevin Rogovin
399fd5ff5f6SKevin Rogovin.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_evict.c
400fd5ff5f6SKevin Rogovin   :internal:
401fd5ff5f6SKevin Rogovin
402fd5ff5f6SKevin RogovinBuffer Object Memory Shrinking
403fd5ff5f6SKevin Rogovin------------------------------
404fd5ff5f6SKevin Rogovin
405fd5ff5f6SKevin RogovinThis section documents the interface function for shrinking memory usage
406fd5ff5f6SKevin Rogovinof buffer object caches. Shrinking is used to make main memory
407fd5ff5f6SKevin Rogovinavailable. Note that this is mostly orthogonal to evicting buffer
408fd5ff5f6SKevin Rogovinobjects, which has the goal to make space in gpu virtual address spaces.
409fd5ff5f6SKevin Rogovin
4108a6f43d4SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/gem/i915_gem_shrinker.c
411fd5ff5f6SKevin Rogovin   :internal:
412fd5ff5f6SKevin Rogovin
413ca00c2b9SJani NikulaBatchbuffer Parsing
41422554020SJani Nikula-------------------
415ca00c2b9SJani Nikula
416ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_cmd_parser.c
417ca00c2b9SJani Nikula   :doc: batch buffer command parser
418ca00c2b9SJani Nikula
419ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_cmd_parser.c
420ca00c2b9SJani Nikula   :internal:
421ca00c2b9SJani Nikula
4224d42db18SKevin RogovinUser Batchbuffer Execution
4234d42db18SKevin Rogovin--------------------------
4244d42db18SKevin Rogovin
4258a6f43d4SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/gem/i915_gem_execbuffer.c
4264d42db18SKevin Rogovin   :doc: User command execution
4274d42db18SKevin Rogovin
428ca00c2b9SJani NikulaLogical Rings, Logical Ring Contexts and Execlists
42922554020SJani Nikula--------------------------------------------------
430ca00c2b9SJani Nikula
431*3b7bc18bSJosé Roberto de Souza.. kernel-doc:: drivers/gpu/drm/i915/gt/intel_execlists_submission.c
432ca00c2b9SJani Nikula   :doc: Logical Rings, Logical Ring Contexts and Execlists
433ca00c2b9SJani Nikula
434ca00c2b9SJani NikulaGlobal GTT views
43522554020SJani Nikula----------------
436ca00c2b9SJani Nikula
43783dc7f69SChris Wilson.. kernel-doc:: drivers/gpu/drm/i915/i915_vma_types.h
438ca00c2b9SJani Nikula   :doc: Global GTT views
439ca00c2b9SJani Nikula
440ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_gtt.c
441ca00c2b9SJani Nikula   :internal:
442ca00c2b9SJani Nikula
443ca00c2b9SJani NikulaGTT Fences and Swizzling
44422554020SJani Nikula------------------------
445ca00c2b9SJani Nikula
446ba69fb16SChris Wilson.. kernel-doc:: drivers/gpu/drm/i915/gt/intel_ggtt_fencing.c
447ca00c2b9SJani Nikula   :internal:
448ca00c2b9SJani Nikula
449ca00c2b9SJani NikulaGlobal GTT Fence Handling
45022554020SJani Nikula~~~~~~~~~~~~~~~~~~~~~~~~~
451ca00c2b9SJani Nikula
452ba69fb16SChris Wilson.. kernel-doc:: drivers/gpu/drm/i915/gt/intel_ggtt_fencing.c
453ca00c2b9SJani Nikula   :doc: fence register handling
454ca00c2b9SJani Nikula
455ca00c2b9SJani NikulaHardware Tiling and Swizzling Details
45622554020SJani Nikula~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
457ca00c2b9SJani Nikula
458ba69fb16SChris Wilson.. kernel-doc:: drivers/gpu/drm/i915/gt/intel_ggtt_fencing.c
459ca00c2b9SJani Nikula   :doc: tiling swizzling details
460ca00c2b9SJani Nikula
461ca00c2b9SJani NikulaObject Tiling IOCTLs
46222554020SJani Nikula--------------------
463ca00c2b9SJani Nikula
4648a6f43d4SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/gem/i915_gem_tiling.c
465ca00c2b9SJani Nikula   :internal:
466ca00c2b9SJani Nikula
4678a6f43d4SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/gem/i915_gem_tiling.c
468ca00c2b9SJani Nikula   :doc: buffer object tiling
469ca00c2b9SJani Nikula
470493065e2SDaniele Ceraolo SpurioMicrocontrollers
471493065e2SDaniele Ceraolo Spurio================
472493065e2SDaniele Ceraolo Spurio
473493065e2SDaniele Ceraolo SpurioStarting from gen9, three microcontrollers are available on the HW: the
474493065e2SDaniele Ceraolo Spuriographics microcontroller (GuC), the HEVC/H.265 microcontroller (HuC) and the
475493065e2SDaniele Ceraolo Spuriodisplay microcontroller (DMC). The driver is responsible for loading the
476493065e2SDaniele Ceraolo Spuriofirmwares on the microcontrollers; the GuC and HuC firmwares are transferred
477493065e2SDaniele Ceraolo Spurioto WOPCM using the DMA engine, while the DMC firmware is written through MMIO.
478493065e2SDaniele Ceraolo Spurio
479fbe6f8f2SYaodong LiWOPCM
4804072761bSJoonas Lahtinen-----
481fbe6f8f2SYaodong Li
482fbe6f8f2SYaodong LiWOPCM Layout
4834072761bSJoonas Lahtinen~~~~~~~~~~~~
484fbe6f8f2SYaodong Li
485fbe6f8f2SYaodong Li.. kernel-doc:: drivers/gpu/drm/i915/intel_wopcm.c
486fbe6f8f2SYaodong Li   :doc: WOPCM Layout
487fbe6f8f2SYaodong Li
488ca00c2b9SJani NikulaGuC
4894072761bSJoonas Lahtinen---
490ca00c2b9SJani Nikula
491218151e9SDaniele Ceraolo Spurio.. kernel-doc:: drivers/gpu/drm/i915/gt/uc/intel_guc.c
492218151e9SDaniele Ceraolo Spurio   :doc: GuC
493218151e9SDaniele Ceraolo Spurio
494218151e9SDaniele Ceraolo SpurioGuC Firmware Layout
495218151e9SDaniele Ceraolo Spurio~~~~~~~~~~~~~~~~~~~
496199dddedSMichal Wajdeczko
497abf30f23SMichal Wajdeczko.. kernel-doc:: drivers/gpu/drm/i915/gt/uc/intel_uc_fw_abi.h
498199dddedSMichal Wajdeczko   :doc: Firmware Layout
499199dddedSMichal Wajdeczko
500218151e9SDaniele Ceraolo SpurioGuC Memory Management
501218151e9SDaniele Ceraolo Spurio~~~~~~~~~~~~~~~~~~~~~
502218151e9SDaniele Ceraolo Spurio
503218151e9SDaniele Ceraolo Spurio.. kernel-doc:: drivers/gpu/drm/i915/gt/uc/intel_guc.c
504218151e9SDaniele Ceraolo Spurio   :doc: GuC Memory Management
505218151e9SDaniele Ceraolo Spurio.. kernel-doc:: drivers/gpu/drm/i915/gt/uc/intel_guc.c
506218151e9SDaniele Ceraolo Spurio   :functions: intel_guc_allocate_vma
507218151e9SDaniele Ceraolo Spurio
508218151e9SDaniele Ceraolo Spurio
509ca00c2b9SJani NikulaGuC-specific firmware loader
5104072761bSJoonas Lahtinen~~~~~~~~~~~~~~~~~~~~~~~~~~~~
511ca00c2b9SJani Nikula
512dbbff8c3SMichal Wajdeczko.. kernel-doc:: drivers/gpu/drm/i915/gt/uc/intel_guc_fw.c
513ca00c2b9SJani Nikula   :internal:
514ca00c2b9SJani Nikula
515ca00c2b9SJani NikulaGuC-based command submission
5164072761bSJoonas Lahtinen~~~~~~~~~~~~~~~~~~~~~~~~~~~~
517ca00c2b9SJani Nikula
518dbbff8c3SMichal Wajdeczko.. kernel-doc:: drivers/gpu/drm/i915/gt/uc/intel_guc_submission.c
519ca00c2b9SJani Nikula   :doc: GuC-based command submission
520ca00c2b9SJani Nikula
521493065e2SDaniele Ceraolo SpurioHuC
522493065e2SDaniele Ceraolo Spurio---
5230b23e2a6SDaniele Ceraolo Spurio.. kernel-doc:: drivers/gpu/drm/i915/gt/uc/intel_huc.c
5240b23e2a6SDaniele Ceraolo Spurio   :doc: HuC
5250b23e2a6SDaniele Ceraolo Spurio.. kernel-doc:: drivers/gpu/drm/i915/gt/uc/intel_huc.c
5260b23e2a6SDaniele Ceraolo Spurio   :functions: intel_huc_auth
5270b23e2a6SDaniele Ceraolo Spurio
5280b23e2a6SDaniele Ceraolo SpurioHuC Memory Management
5290b23e2a6SDaniele Ceraolo Spurio~~~~~~~~~~~~~~~~~~~~~
5300b23e2a6SDaniele Ceraolo Spurio
5310b23e2a6SDaniele Ceraolo Spurio.. kernel-doc:: drivers/gpu/drm/i915/gt/uc/intel_huc.c
5320b23e2a6SDaniele Ceraolo Spurio   :doc: HuC Memory Management
5330b23e2a6SDaniele Ceraolo Spurio
5340b23e2a6SDaniele Ceraolo SpurioHuC Firmware Layout
5350b23e2a6SDaniele Ceraolo Spurio~~~~~~~~~~~~~~~~~~~
5360b23e2a6SDaniele Ceraolo SpurioThe HuC FW layout is the same as the GuC one, see `GuC Firmware Layout`_
537493065e2SDaniele Ceraolo Spurio
538493065e2SDaniele Ceraolo SpurioDMC
539493065e2SDaniele Ceraolo Spurio---
540493065e2SDaniele Ceraolo SpurioSee `CSR firmware support for DMC`_
541493065e2SDaniele Ceraolo Spurio
542ca00c2b9SJani NikulaTracing
54322554020SJani Nikula=======
544ca00c2b9SJani Nikula
545ca00c2b9SJani NikulaThis sections covers all things related to the tracepoints implemented
546ca00c2b9SJani Nikulain the i915 driver.
547ca00c2b9SJani Nikula
548ca00c2b9SJani Nikulai915_ppgtt_create and i915_ppgtt_release
54922554020SJani Nikula----------------------------------------
550ca00c2b9SJani Nikula
551ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_trace.h
552ca00c2b9SJani Nikula   :doc: i915_ppgtt_create and i915_ppgtt_release tracepoints
553ca00c2b9SJani Nikula
554ca00c2b9SJani Nikulai915_context_create and i915_context_free
55522554020SJani Nikula-----------------------------------------
556ca00c2b9SJani Nikula
557ca00c2b9SJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_trace.h
558ca00c2b9SJani Nikula   :doc: i915_context_create and i915_context_free tracepoints
559ca00c2b9SJani Nikula
56016d98b31SRobert BraggPerf
56116d98b31SRobert Bragg====
56216d98b31SRobert Bragg
56316d98b31SRobert BraggOverview
56416d98b31SRobert Bragg--------
56516d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
56616d98b31SRobert Bragg   :doc: i915 Perf Overview
56716d98b31SRobert Bragg
56816d98b31SRobert BraggComparison with Core Perf
56916d98b31SRobert Bragg-------------------------
57016d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
57116d98b31SRobert Bragg   :doc: i915 Perf History and Comparison with Core Perf
57216d98b31SRobert Bragg
57316d98b31SRobert Braggi915 Driver Entry Points
57416d98b31SRobert Bragg------------------------
57516d98b31SRobert Bragg
57616d98b31SRobert BraggThis section covers the entrypoints exported outside of i915_perf.c to
57716d98b31SRobert Braggintegrate with drm/i915 and to handle the `DRM_I915_PERF_OPEN` ioctl.
57816d98b31SRobert Bragg
57916d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
58016d98b31SRobert Bragg   :functions: i915_perf_init
58116d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
58216d98b31SRobert Bragg   :functions: i915_perf_fini
58316d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
58416d98b31SRobert Bragg   :functions: i915_perf_register
58516d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
58616d98b31SRobert Bragg   :functions: i915_perf_unregister
58716d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
58816d98b31SRobert Bragg   :functions: i915_perf_open_ioctl
58916d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
59016d98b31SRobert Bragg   :functions: i915_perf_release
591f89823c2SLionel Landwerlin.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
592f89823c2SLionel Landwerlin   :functions: i915_perf_add_config_ioctl
593f89823c2SLionel Landwerlin.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
594f89823c2SLionel Landwerlin   :functions: i915_perf_remove_config_ioctl
59516d98b31SRobert Bragg
59616d98b31SRobert Braggi915 Perf Stream
59716d98b31SRobert Bragg----------------
59816d98b31SRobert Bragg
59916d98b31SRobert BraggThis section covers the stream-semantics-agnostic structures and functions
60016d98b31SRobert Braggfor representing an i915 perf stream FD and associated file operations.
60116d98b31SRobert Bragg
6028c638802SAnna Karas.. kernel-doc:: drivers/gpu/drm/i915/i915_perf_types.h
60316d98b31SRobert Bragg   :functions: i915_perf_stream
6048c638802SAnna Karas.. kernel-doc:: drivers/gpu/drm/i915/i915_perf_types.h
60516d98b31SRobert Bragg   :functions: i915_perf_stream_ops
60616d98b31SRobert Bragg
60716d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
60816d98b31SRobert Bragg   :functions: read_properties_unlocked
60916d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
61016d98b31SRobert Bragg   :functions: i915_perf_open_ioctl_locked
61116d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
61216d98b31SRobert Bragg   :functions: i915_perf_destroy_locked
61316d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
61416d98b31SRobert Bragg   :functions: i915_perf_read
61516d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
61616d98b31SRobert Bragg   :functions: i915_perf_ioctl
61716d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
61816d98b31SRobert Bragg   :functions: i915_perf_enable_locked
61916d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
62016d98b31SRobert Bragg   :functions: i915_perf_disable_locked
62116d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
62216d98b31SRobert Bragg   :functions: i915_perf_poll
62316d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
62416d98b31SRobert Bragg   :functions: i915_perf_poll_locked
62516d98b31SRobert Bragg
62616d98b31SRobert Braggi915 Perf Observation Architecture Stream
62716d98b31SRobert Bragg-----------------------------------------
62816d98b31SRobert Bragg
6298c638802SAnna Karas.. kernel-doc:: drivers/gpu/drm/i915/i915_perf_types.h
63016d98b31SRobert Bragg   :functions: i915_oa_ops
63116d98b31SRobert Bragg
63216d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
63316d98b31SRobert Bragg   :functions: i915_oa_stream_init
63416d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
63516d98b31SRobert Bragg   :functions: i915_oa_read
63616d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
63716d98b31SRobert Bragg   :functions: i915_oa_stream_enable
63816d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
63916d98b31SRobert Bragg   :functions: i915_oa_stream_disable
64016d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
64116d98b31SRobert Bragg   :functions: i915_oa_wait_unlocked
64216d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
64316d98b31SRobert Bragg   :functions: i915_oa_poll_wait
64416d98b31SRobert Bragg
64511604da2SMauro Carvalho ChehabOther i915 Perf Internals
64611604da2SMauro Carvalho Chehab-------------------------
64716d98b31SRobert Bragg
64811604da2SMauro Carvalho ChehabThis section simply includes all other currently documented i915 perf internals,
64911604da2SMauro Carvalho Chehabin no particular order, but may include some more minor utilities or platform
65016d98b31SRobert Braggspecific details than found in the more high-level sections.
65116d98b31SRobert Bragg
65216d98b31SRobert Bragg.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
65316d98b31SRobert Bragg   :internal:
65411604da2SMauro Carvalho Chehab   :no-identifiers:
65511604da2SMauro Carvalho Chehab       i915_perf_init
65611604da2SMauro Carvalho Chehab       i915_perf_fini
65711604da2SMauro Carvalho Chehab       i915_perf_register
65811604da2SMauro Carvalho Chehab       i915_perf_unregister
65911604da2SMauro Carvalho Chehab       i915_perf_open_ioctl
66011604da2SMauro Carvalho Chehab       i915_perf_release
66111604da2SMauro Carvalho Chehab       i915_perf_add_config_ioctl
66211604da2SMauro Carvalho Chehab       i915_perf_remove_config_ioctl
66311604da2SMauro Carvalho Chehab       read_properties_unlocked
66411604da2SMauro Carvalho Chehab       i915_perf_open_ioctl_locked
66511604da2SMauro Carvalho Chehab       i915_perf_destroy_locked
66611604da2SMauro Carvalho Chehab       i915_perf_read i915_perf_ioctl
66711604da2SMauro Carvalho Chehab       i915_perf_enable_locked
66811604da2SMauro Carvalho Chehab       i915_perf_disable_locked
66911604da2SMauro Carvalho Chehab       i915_perf_poll i915_perf_poll_locked
67011604da2SMauro Carvalho Chehab       i915_oa_stream_init i915_oa_read
67111604da2SMauro Carvalho Chehab       i915_oa_stream_enable
67211604da2SMauro Carvalho Chehab       i915_oa_stream_disable
67311604da2SMauro Carvalho Chehab       i915_oa_wait_unlocked
67411604da2SMauro Carvalho Chehab       i915_oa_poll_wait
6751aa920eaSJani Nikula
6761aa920eaSJani NikulaStyle
6771aa920eaSJani Nikula=====
6781aa920eaSJani Nikula
6791aa920eaSJani NikulaThe drm/i915 driver codebase has some style rules in addition to (and, in some
6801aa920eaSJani Nikulacases, deviating from) the kernel coding style.
6811aa920eaSJani Nikula
6821aa920eaSJani NikulaRegister macro definition style
6831aa920eaSJani Nikula-------------------------------
6841aa920eaSJani Nikula
6851aa920eaSJani NikulaThe style guide for ``i915_reg.h``.
6861aa920eaSJani Nikula
6871aa920eaSJani Nikula.. kernel-doc:: drivers/gpu/drm/i915/i915_reg.h
6881aa920eaSJani Nikula   :doc: The i915 register macro definition style guide
689