xref: /openbmc/linux/Documentation/devicetree/bindings/pinctrl/marvell,armada-xp-pinctrl.txt (revision 463e270f766aa8dd2b782d4b8bd87260eb595aa2)
1*463e270fSThomas Petazzoni* Marvell Armada XP SoC pinctrl driver for mpp
2*463e270fSThomas Petazzoni
3*463e270fSThomas PetazzoniPlease refer to marvell,mvebu-pinctrl.txt in this directory for common binding
4*463e270fSThomas Petazzonipart and usage.
5*463e270fSThomas Petazzoni
6*463e270fSThomas PetazzoniRequired properties:
7*463e270fSThomas Petazzoni- compatible: "marvell,mv78230-pinctrl", "marvell,mv78260-pinctrl",
8*463e270fSThomas Petazzoni              "marvell,mv78460-pinctrl"
9*463e270fSThomas Petazzoni
10*463e270fSThomas PetazzoniThis driver supports all Armada XP variants, i.e. mv78230, mv78260, and mv78460.
11*463e270fSThomas Petazzoni
12*463e270fSThomas PetazzoniAvailable mpp pins/groups and functions:
13*463e270fSThomas PetazzoniNote: brackets (x) are not part of the mpp name for marvell,function and given
14*463e270fSThomas Petazzonionly for more detailed description in this document.
15*463e270fSThomas Petazzoni
16*463e270fSThomas Petazzoni* Marvell Armada XP (all variants)
17*463e270fSThomas Petazzoni
18*463e270fSThomas Petazzoniname          pins     functions
19*463e270fSThomas Petazzoni================================================================================
20*463e270fSThomas Petazzonimpp0          0        gpio, ge0(txclko), lcd(d0)
21*463e270fSThomas Petazzonimpp1          1        gpio, ge0(txd0), lcd(d1)
22*463e270fSThomas Petazzonimpp2          2        gpio, ge0(txd1), lcd(d2)
23*463e270fSThomas Petazzonimpp3          3        gpio, ge0(txd2), lcd(d3)
24*463e270fSThomas Petazzonimpp4          4        gpio, ge0(txd3), lcd(d4)
25*463e270fSThomas Petazzonimpp5          5        gpio, ge0(txctl), lcd(d5)
26*463e270fSThomas Petazzonimpp6          6        gpio, ge0(rxd0), lcd(d6)
27*463e270fSThomas Petazzonimpp7          7        gpio, ge0(rxd1), lcd(d7)
28*463e270fSThomas Petazzonimpp8          8        gpio, ge0(rxd2), lcd(d8)
29*463e270fSThomas Petazzonimpp9          9        gpio, ge0(rxd3), lcd(d9)
30*463e270fSThomas Petazzonimpp10         10       gpio, ge0(rxctl), lcd(d10)
31*463e270fSThomas Petazzonimpp11         11       gpio, ge0(rxclk), lcd(d11)
32*463e270fSThomas Petazzonimpp12         12       gpio, ge0(txd4), ge1(txd0), lcd(d12)
33*463e270fSThomas Petazzonimpp13         13       gpio, ge0(txd5), ge1(txd1), lcd(d13)
34*463e270fSThomas Petazzonimpp14         14       gpio, ge0(txd6), ge1(txd2), lcd(d15)
35*463e270fSThomas Petazzonimpp15         15       gpio, ge0(txd7), ge1(txd3), lcd(d16)
36*463e270fSThomas Petazzonimpp16         16       gpio, ge0(txd7), ge1(txd3), lcd(d16)
37*463e270fSThomas Petazzonimpp17         17       gpio, ge0(col), ge1(txctl), lcd(d17)
38*463e270fSThomas Petazzonimpp18         18       gpio, ge0(rxerr), ge1(rxd0), lcd(d18), ptp(trig)
39*463e270fSThomas Petazzonimpp19         19       gpio, ge0(crs), ge1(rxd1), lcd(d19), ptp(evreq)
40*463e270fSThomas Petazzonimpp20         20       gpio, ge0(rxd4), ge1(rxd2), lcd(d20), ptp(clk)
41*463e270fSThomas Petazzonimpp21         21       gpio, ge0(rxd5), ge1(rxd3), lcd(d21), mem(bat)
42*463e270fSThomas Petazzonimpp22         22       gpio, ge0(rxd6), ge1(rxctl), lcd(d22), sata0(prsnt)
43*463e270fSThomas Petazzonimpp23         23       gpio, ge0(rxd7), ge1(rxclk), lcd(d23), sata1(prsnt)
44*463e270fSThomas Petazzonimpp24         24       gpio, lcd(hsync), sata1(prsnt), nf(bootcs-re), tdm(rst)
45*463e270fSThomas Petazzonimpp25         25       gpio, lcd(vsync), sata0(prsnt), nf(bootcs-we), tdm(pclk)
46*463e270fSThomas Petazzonimpp26         26       gpio, lcd(clk), tdm(fsync), vdd(cpu1-pd)
47*463e270fSThomas Petazzonimpp27         27       gpio, lcd(e), tdm(dtx), ptp(trig)
48*463e270fSThomas Petazzonimpp28         28       gpio, lcd(pwm), tdm(drx), ptp(evreq)
49*463e270fSThomas Petazzonimpp29         29       gpio, lcd(ref-clk), tdm(int0), ptp(clk), vdd(cpu0-pd)
50*463e270fSThomas Petazzonimpp30         30       gpio, tdm(int1), sd0(clk)
51*463e270fSThomas Petazzonimpp31         31       gpio, tdm(int2), sd0(cmd), vdd(cpu0-pd)
52*463e270fSThomas Petazzonimpp32         32       gpio, tdm(int3), sd0(d0), vdd(cpu1-pd)
53*463e270fSThomas Petazzonimpp33         33       gpio, tdm(int4), sd0(d1), mem(bat)
54*463e270fSThomas Petazzonimpp34         34       gpio, tdm(int5), sd0(d2), sata0(prsnt)
55*463e270fSThomas Petazzonimpp35         35       gpio, tdm(int6), sd0(d3), sata1(prsnt)
56*463e270fSThomas Petazzonimpp36         36       gpio, spi(mosi)
57*463e270fSThomas Petazzonimpp37         37       gpio, spi(miso)
58*463e270fSThomas Petazzonimpp38         38       gpio, spi(sck)
59*463e270fSThomas Petazzonimpp39         39       gpio, spi(cs0)
60*463e270fSThomas Petazzonimpp40         40       gpio, spi(cs1), uart2(cts), lcd(vga-hsync), vdd(cpu1-pd),
61*463e270fSThomas Petazzoni                       pcie(clkreq0)
62*463e270fSThomas Petazzonimpp41         41       gpio, spi(cs2), uart2(rts), lcd(vga-vsync), sata1(prsnt),
63*463e270fSThomas Petazzoni                       pcie(clkreq1)
64*463e270fSThomas Petazzonimpp42         42       gpio, uart2(rxd), uart0(cts), tdm(int7), tdm-1(timer),
65*463e270fSThomas Petazzoni                       vdd(cpu0-pd)
66*463e270fSThomas Petazzonimpp43         43       gpio, uart2(txd), uart0(rts), spi(cs3), pcie(rstout),
67*463e270fSThomas Petazzoni                       vdd(cpu2-3-pd){1}
68*463e270fSThomas Petazzonimpp44         44       gpio, uart2(cts), uart3(rxd), spi(cs4), pcie(clkreq2),
69*463e270fSThomas Petazzoni                       mem(bat)
70*463e270fSThomas Petazzonimpp45         45       gpio, uart2(rts), uart3(txd), spi(cs5), sata1(prsnt)
71*463e270fSThomas Petazzonimpp46         46       gpio, uart3(rts), uart1(rts), spi(cs6), sata0(prsnt)
72*463e270fSThomas Petazzonimpp47         47       gpio, uart3(cts), uart1(cts), spi(cs7), pcie(clkreq3),
73*463e270fSThomas Petazzoni                       ref(clkout)
74*463e270fSThomas Petazzonimpp48         48       gpio, tclk, dev(burst/last)
75*463e270fSThomas Petazzoni
76*463e270fSThomas Petazzoni* Marvell Armada XP (mv78260 and mv78460 only)
77*463e270fSThomas Petazzoni
78*463e270fSThomas Petazzoniname          pins     functions
79*463e270fSThomas Petazzoni================================================================================
80*463e270fSThomas Petazzonimpp49         49       gpio, dev(we3)
81*463e270fSThomas Petazzonimpp50         50       gpio, dev(we2)
82*463e270fSThomas Petazzonimpp51         51       gpio, dev(ad16)
83*463e270fSThomas Petazzonimpp52         52       gpio, dev(ad17)
84*463e270fSThomas Petazzonimpp53         53       gpio, dev(ad18)
85*463e270fSThomas Petazzonimpp54         54       gpio, dev(ad19)
86*463e270fSThomas Petazzonimpp55         55       gpio, dev(ad20), vdd(cpu0-pd)
87*463e270fSThomas Petazzonimpp56         56       gpio, dev(ad21), vdd(cpu1-pd)
88*463e270fSThomas Petazzonimpp57         57       gpio, dev(ad22), vdd(cpu2-3-pd){1}
89*463e270fSThomas Petazzonimpp58         58       gpio, dev(ad23)
90*463e270fSThomas Petazzonimpp59         59       gpio, dev(ad24)
91*463e270fSThomas Petazzonimpp60         60       gpio, dev(ad25)
92*463e270fSThomas Petazzonimpp61         61       gpio, dev(ad26)
93*463e270fSThomas Petazzonimpp62         62       gpio, dev(ad27)
94*463e270fSThomas Petazzonimpp63         63       gpio, dev(ad28)
95*463e270fSThomas Petazzonimpp64         64       gpio, dev(ad29)
96*463e270fSThomas Petazzonimpp65         65       gpio, dev(ad30)
97*463e270fSThomas Petazzonimpp66         66       gpio, dev(ad31)
98*463e270fSThomas Petazzoni
99*463e270fSThomas PetazzoniNotes:
100*463e270fSThomas Petazzoni* {1} vdd(cpu2-3-pd) only available on mv78460.
101