xref: /openbmc/linux/Documentation/devicetree/bindings/net/actions,owl-emac.yaml (revision fd42327f31bbe72e445b400bb35df1e803ae4aaf)
1*fd42327fSCristian Ciocaltea# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2*fd42327fSCristian Ciocaltea%YAML 1.2
3*fd42327fSCristian Ciocaltea---
4*fd42327fSCristian Ciocaltea$id: http://devicetree.org/schemas/net/actions,owl-emac.yaml#
5*fd42327fSCristian Ciocaltea$schema: http://devicetree.org/meta-schemas/core.yaml#
6*fd42327fSCristian Ciocaltea
7*fd42327fSCristian Ciocalteatitle: Actions Semi Owl SoCs Ethernet MAC Controller
8*fd42327fSCristian Ciocaltea
9*fd42327fSCristian Ciocalteamaintainers:
10*fd42327fSCristian Ciocaltea  - Cristian Ciocaltea <cristian.ciocaltea@gmail.com>
11*fd42327fSCristian Ciocaltea
12*fd42327fSCristian Ciocalteadescription: |
13*fd42327fSCristian Ciocaltea  This Ethernet MAC is used on the Owl family of SoCs from Actions Semi.
14*fd42327fSCristian Ciocaltea  It provides the RMII and SMII interfaces and is compliant with the
15*fd42327fSCristian Ciocaltea  IEEE 802.3 CSMA/CD standard, supporting both half-duplex and full-duplex
16*fd42327fSCristian Ciocaltea  operation modes at 10/100 Mb/s data transfer rates.
17*fd42327fSCristian Ciocaltea
18*fd42327fSCristian CiocalteaallOf:
19*fd42327fSCristian Ciocaltea  - $ref: "ethernet-controller.yaml#"
20*fd42327fSCristian Ciocaltea
21*fd42327fSCristian Ciocalteaproperties:
22*fd42327fSCristian Ciocaltea  compatible:
23*fd42327fSCristian Ciocaltea    oneOf:
24*fd42327fSCristian Ciocaltea      - const: actions,owl-emac
25*fd42327fSCristian Ciocaltea      - items:
26*fd42327fSCristian Ciocaltea          - enum:
27*fd42327fSCristian Ciocaltea              - actions,s500-emac
28*fd42327fSCristian Ciocaltea          - const: actions,owl-emac
29*fd42327fSCristian Ciocaltea
30*fd42327fSCristian Ciocaltea  reg:
31*fd42327fSCristian Ciocaltea    maxItems: 1
32*fd42327fSCristian Ciocaltea
33*fd42327fSCristian Ciocaltea  interrupts:
34*fd42327fSCristian Ciocaltea    maxItems: 1
35*fd42327fSCristian Ciocaltea
36*fd42327fSCristian Ciocaltea  clocks:
37*fd42327fSCristian Ciocaltea    minItems: 2
38*fd42327fSCristian Ciocaltea    maxItems: 2
39*fd42327fSCristian Ciocaltea
40*fd42327fSCristian Ciocaltea  clock-names:
41*fd42327fSCristian Ciocaltea    additionalItems: false
42*fd42327fSCristian Ciocaltea    items:
43*fd42327fSCristian Ciocaltea      - const: eth
44*fd42327fSCristian Ciocaltea      - const: rmii
45*fd42327fSCristian Ciocaltea
46*fd42327fSCristian Ciocaltea  resets:
47*fd42327fSCristian Ciocaltea    maxItems: 1
48*fd42327fSCristian Ciocaltea
49*fd42327fSCristian Ciocaltea  actions,ethcfg:
50*fd42327fSCristian Ciocaltea    $ref: /schemas/types.yaml#/definitions/phandle
51*fd42327fSCristian Ciocaltea    description:
52*fd42327fSCristian Ciocaltea      Phandle to the device containing custom config.
53*fd42327fSCristian Ciocaltea
54*fd42327fSCristian Ciocaltearequired:
55*fd42327fSCristian Ciocaltea  - compatible
56*fd42327fSCristian Ciocaltea  - reg
57*fd42327fSCristian Ciocaltea  - interrupts
58*fd42327fSCristian Ciocaltea  - clocks
59*fd42327fSCristian Ciocaltea  - clock-names
60*fd42327fSCristian Ciocaltea  - resets
61*fd42327fSCristian Ciocaltea  - phy-mode
62*fd42327fSCristian Ciocaltea  - phy-handle
63*fd42327fSCristian Ciocaltea
64*fd42327fSCristian CiocalteaunevaluatedProperties: false
65*fd42327fSCristian Ciocaltea
66*fd42327fSCristian Ciocalteaexamples:
67*fd42327fSCristian Ciocaltea  - |
68*fd42327fSCristian Ciocaltea    #include <dt-bindings/clock/actions,s500-cmu.h>
69*fd42327fSCristian Ciocaltea    #include <dt-bindings/interrupt-controller/arm-gic.h>
70*fd42327fSCristian Ciocaltea    #include <dt-bindings/reset/actions,s500-reset.h>
71*fd42327fSCristian Ciocaltea
72*fd42327fSCristian Ciocaltea    ethernet@b0310000 {
73*fd42327fSCristian Ciocaltea        compatible = "actions,s500-emac", "actions,owl-emac";
74*fd42327fSCristian Ciocaltea        reg = <0xb0310000 0x10000>;
75*fd42327fSCristian Ciocaltea        interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
76*fd42327fSCristian Ciocaltea        clocks = <&cmu 59 /*CLK_ETHERNET*/>, <&cmu CLK_RMII_REF>;
77*fd42327fSCristian Ciocaltea        clock-names = "eth", "rmii";
78*fd42327fSCristian Ciocaltea        resets = <&cmu RESET_ETHERNET>;
79*fd42327fSCristian Ciocaltea        phy-mode = "rmii";
80*fd42327fSCristian Ciocaltea        phy-handle = <&eth_phy>;
81*fd42327fSCristian Ciocaltea
82*fd42327fSCristian Ciocaltea        mdio {
83*fd42327fSCristian Ciocaltea            #address-cells = <1>;
84*fd42327fSCristian Ciocaltea            #size-cells = <0>;
85*fd42327fSCristian Ciocaltea
86*fd42327fSCristian Ciocaltea            eth_phy: ethernet-phy@3 {
87*fd42327fSCristian Ciocaltea                reg = <0x3>;
88*fd42327fSCristian Ciocaltea                interrupt-parent = <&sirq>;
89*fd42327fSCristian Ciocaltea                interrupts = <0 IRQ_TYPE_LEVEL_LOW>;
90*fd42327fSCristian Ciocaltea            };
91*fd42327fSCristian Ciocaltea        };
92*fd42327fSCristian Ciocaltea    };
93