xref: /openbmc/linux/Documentation/devicetree/bindings/media/mediatek,mdp3-wrot.yaml (revision 1188f7f111c61394ec56beb8e30322305a8220b6)
14ad7b396SMoudy Ho# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
24ad7b396SMoudy Ho%YAML 1.2
34ad7b396SMoudy Ho---
44ad7b396SMoudy Ho$id: http://devicetree.org/schemas/media/mediatek,mdp3-wrot.yaml#
54ad7b396SMoudy Ho$schema: http://devicetree.org/meta-schemas/core.yaml#
64ad7b396SMoudy Ho
74ad7b396SMoudy Hotitle: MediaTek Write DMA with Rotation
84ad7b396SMoudy Ho
94ad7b396SMoudy Homaintainers:
104ad7b396SMoudy Ho  - Matthias Brugger <matthias.bgg@gmail.com>
114ad7b396SMoudy Ho  - Moudy Ho <moudy.ho@mediatek.com>
124ad7b396SMoudy Ho
134ad7b396SMoudy Hodescription: |
144ad7b396SMoudy Ho  One of Media Data Path 3 (MDP3) components used to write DMA with frame rotation.
154ad7b396SMoudy Ho
164ad7b396SMoudy Hoproperties:
174ad7b396SMoudy Ho  compatible:
184ad7b396SMoudy Ho    items:
194ad7b396SMoudy Ho      - enum:
204ad7b396SMoudy Ho          - mediatek,mt8183-mdp3-wrot
214ad7b396SMoudy Ho
224ad7b396SMoudy Ho  reg:
234ad7b396SMoudy Ho    maxItems: 1
244ad7b396SMoudy Ho
254ad7b396SMoudy Ho  mediatek,gce-client-reg:
264ad7b396SMoudy Ho    $ref: /schemas/types.yaml#/definitions/phandle-array
274ad7b396SMoudy Ho    items:
284ad7b396SMoudy Ho      items:
294ad7b396SMoudy Ho        - description: phandle of GCE
304ad7b396SMoudy Ho        - description: GCE subsys id
314ad7b396SMoudy Ho        - description: register offset
324ad7b396SMoudy Ho        - description: register size
334ad7b396SMoudy Ho    description: The register of client driver can be configured by gce with
344ad7b396SMoudy Ho      4 arguments defined in this property. Each GCE subsys id is mapping to
354ad7b396SMoudy Ho      a client defined in the header include/dt-bindings/gce/<chip>-gce.h.
364ad7b396SMoudy Ho
374ad7b396SMoudy Ho  mediatek,gce-events:
384ad7b396SMoudy Ho    description:
394ad7b396SMoudy Ho      The event id which is mapping to the specific hardware event signal
404ad7b396SMoudy Ho      to gce. The event id is defined in the gce header
414ad7b396SMoudy Ho      include/dt-bindings/gce/<chip>-gce.h of each chips.
424ad7b396SMoudy Ho    $ref: /schemas/types.yaml#/definitions/uint32-array
434ad7b396SMoudy Ho
444ad7b396SMoudy Ho  power-domains:
454ad7b396SMoudy Ho    maxItems: 1
464ad7b396SMoudy Ho
474ad7b396SMoudy Ho  clocks:
484ad7b396SMoudy Ho    minItems: 1
494ad7b396SMoudy Ho
504ad7b396SMoudy Ho  iommus:
514ad7b396SMoudy Ho    maxItems: 1
524ad7b396SMoudy Ho
53*64ebe7abSMoudy Ho  '#dma-cells':
54*64ebe7abSMoudy Ho    const: 1
55*64ebe7abSMoudy Ho
564ad7b396SMoudy Horequired:
574ad7b396SMoudy Ho  - compatible
584ad7b396SMoudy Ho  - reg
594ad7b396SMoudy Ho  - mediatek,gce-client-reg
604ad7b396SMoudy Ho  - mediatek,gce-events
614ad7b396SMoudy Ho  - power-domains
624ad7b396SMoudy Ho  - clocks
634ad7b396SMoudy Ho  - iommus
64*64ebe7abSMoudy Ho  - '#dma-cells'
654ad7b396SMoudy Ho
664ad7b396SMoudy HoadditionalProperties: false
674ad7b396SMoudy Ho
684ad7b396SMoudy Hoexamples:
694ad7b396SMoudy Ho  - |
704ad7b396SMoudy Ho    #include <dt-bindings/clock/mt8183-clk.h>
714ad7b396SMoudy Ho    #include <dt-bindings/gce/mt8183-gce.h>
724ad7b396SMoudy Ho    #include <dt-bindings/power/mt8183-power.h>
734ad7b396SMoudy Ho    #include <dt-bindings/memory/mt8183-larb-port.h>
744ad7b396SMoudy Ho
75*64ebe7abSMoudy Ho    dma-controller@14005000 {
764ad7b396SMoudy Ho        compatible = "mediatek,mt8183-mdp3-wrot";
774ad7b396SMoudy Ho        reg = <0x14005000 0x1000>;
784ad7b396SMoudy Ho        mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x5000 0x1000>;
794ad7b396SMoudy Ho        mediatek,gce-events = <CMDQ_EVENT_MDP_WROT0_SOF>,
804ad7b396SMoudy Ho                              <CMDQ_EVENT_MDP_WROT0_EOF>;
814ad7b396SMoudy Ho        power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
824ad7b396SMoudy Ho        clocks = <&mmsys CLK_MM_MDP_WROT0>;
834ad7b396SMoudy Ho        iommus = <&iommu>;
84*64ebe7abSMoudy Ho        #dma-cells = <1>;
854ad7b396SMoudy Ho    };
86