xref: /openbmc/linux/Documentation/devicetree/bindings/display/msm/qcom,sm6115-mdss.yaml (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1*440b075bSKrzysztof Kozlowski# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause
2b93bdff4SAdam Skladowski%YAML 1.2
3b93bdff4SAdam Skladowski---
4b93bdff4SAdam Skladowski$id: http://devicetree.org/schemas/display/msm/qcom,sm6115-mdss.yaml#
5b93bdff4SAdam Skladowski$schema: http://devicetree.org/meta-schemas/core.yaml#
6b93bdff4SAdam Skladowski
7b93bdff4SAdam Skladowskititle: Qualcomm SM6115 Display MDSS
8b93bdff4SAdam Skladowski
9b93bdff4SAdam Skladowskimaintainers:
10b93bdff4SAdam Skladowski  - Dmitry Baryshkov <dmitry.baryshkov@linaro.org>
11b93bdff4SAdam Skladowski
12b93bdff4SAdam Skladowskidescription:
13b93bdff4SAdam Skladowski  Device tree bindings for MSM Mobile Display Subsystem(MDSS) that encapsulates
14b93bdff4SAdam Skladowski  sub-blocks like DPU display controller and DSI. Device tree bindings of MDSS
15b93bdff4SAdam Skladowski  are mentioned for SM6115 target.
16b93bdff4SAdam Skladowski
17b93bdff4SAdam Skladowski$ref: /schemas/display/msm/mdss-common.yaml#
18b93bdff4SAdam Skladowski
19b93bdff4SAdam Skladowskiproperties:
20b93bdff4SAdam Skladowski  compatible:
217ad65866SKrzysztof Kozlowski    const: qcom,sm6115-mdss
22b93bdff4SAdam Skladowski
23b93bdff4SAdam Skladowski  clocks:
24b93bdff4SAdam Skladowski    items:
25b93bdff4SAdam Skladowski      - description: Display AHB clock from gcc
26b93bdff4SAdam Skladowski      - description: Display AXI clock
27b93bdff4SAdam Skladowski      - description: Display core clock
28b93bdff4SAdam Skladowski
29b93bdff4SAdam Skladowski  iommus:
30b93bdff4SAdam Skladowski    maxItems: 2
31b93bdff4SAdam Skladowski
32b93bdff4SAdam SkladowskipatternProperties:
33b93bdff4SAdam Skladowski  "^display-controller@[0-9a-f]+$":
34b93bdff4SAdam Skladowski    type: object
35b93bdff4SAdam Skladowski    properties:
36b93bdff4SAdam Skladowski      compatible:
37b93bdff4SAdam Skladowski        const: qcom,sm6115-dpu
38b93bdff4SAdam Skladowski
39b93bdff4SAdam Skladowski  "^dsi@[0-9a-f]+$":
40b93bdff4SAdam Skladowski    type: object
41b93bdff4SAdam Skladowski    properties:
42b93bdff4SAdam Skladowski      compatible:
437360fc8bSKonrad Dybcio        oneOf:
447360fc8bSKonrad Dybcio          - items:
457360fc8bSKonrad Dybcio              - const: qcom,sm6115-dsi-ctrl
467360fc8bSKonrad Dybcio              - const: qcom,mdss-dsi-ctrl
477360fc8bSKonrad Dybcio          - description: Old binding, please don't use
487360fc8bSKonrad Dybcio            deprecated: true
49b93bdff4SAdam Skladowski            const: qcom,dsi-ctrl-6g-qcm2290
50b93bdff4SAdam Skladowski
51b93bdff4SAdam Skladowski  "^phy@[0-9a-f]+$":
52b93bdff4SAdam Skladowski    type: object
53b93bdff4SAdam Skladowski    properties:
54b93bdff4SAdam Skladowski      compatible:
55b93bdff4SAdam Skladowski        const: qcom,dsi-phy-14nm-2290
56b93bdff4SAdam Skladowski
57b93bdff4SAdam Skladowskirequired:
58b93bdff4SAdam Skladowski  - compatible
59b93bdff4SAdam Skladowski
60b93bdff4SAdam SkladowskiunevaluatedProperties: false
61b93bdff4SAdam Skladowski
62b93bdff4SAdam Skladowskiexamples:
63b93bdff4SAdam Skladowski  - |
64b93bdff4SAdam Skladowski    #include <dt-bindings/clock/qcom,sm6115-dispcc.h>
65b93bdff4SAdam Skladowski    #include <dt-bindings/clock/qcom,gcc-sm6115.h>
66b93bdff4SAdam Skladowski    #include <dt-bindings/clock/qcom,rpmcc.h>
67b93bdff4SAdam Skladowski    #include <dt-bindings/interrupt-controller/arm-gic.h>
68b93bdff4SAdam Skladowski    #include <dt-bindings/power/qcom-rpmpd.h>
69b93bdff4SAdam Skladowski
70e5266ca3SAdam Skladowski    display-subsystem@5e00000 {
71b93bdff4SAdam Skladowski        #address-cells = <1>;
72b93bdff4SAdam Skladowski        #size-cells = <1>;
73b93bdff4SAdam Skladowski        compatible = "qcom,sm6115-mdss";
74b93bdff4SAdam Skladowski        reg = <0x05e00000 0x1000>;
75b93bdff4SAdam Skladowski        reg-names = "mdss";
76b93bdff4SAdam Skladowski        power-domains = <&dispcc MDSS_GDSC>;
77b93bdff4SAdam Skladowski        clocks = <&gcc GCC_DISP_AHB_CLK>,
78b93bdff4SAdam Skladowski                 <&gcc GCC_DISP_HF_AXI_CLK>,
79b93bdff4SAdam Skladowski                 <&dispcc DISP_CC_MDSS_MDP_CLK>;
80b93bdff4SAdam Skladowski
81b93bdff4SAdam Skladowski        interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
82b93bdff4SAdam Skladowski        interrupt-controller;
83b93bdff4SAdam Skladowski        #interrupt-cells = <1>;
84b93bdff4SAdam Skladowski
85b93bdff4SAdam Skladowski        iommus = <&apps_smmu 0x420 0x2>,
86b93bdff4SAdam Skladowski                 <&apps_smmu 0x421 0x0>;
87b93bdff4SAdam Skladowski        ranges;
88b93bdff4SAdam Skladowski
89b93bdff4SAdam Skladowski        display-controller@5e01000 {
90b93bdff4SAdam Skladowski            compatible = "qcom,sm6115-dpu";
91b93bdff4SAdam Skladowski            reg = <0x05e01000 0x8f000>,
92b93bdff4SAdam Skladowski                  <0x05eb0000 0x2008>;
93b93bdff4SAdam Skladowski            reg-names = "mdp", "vbif";
94b93bdff4SAdam Skladowski
95b93bdff4SAdam Skladowski            clocks = <&gcc GCC_DISP_HF_AXI_CLK>,
96b93bdff4SAdam Skladowski                     <&dispcc DISP_CC_MDSS_AHB_CLK>,
97b93bdff4SAdam Skladowski                     <&dispcc DISP_CC_MDSS_MDP_CLK>,
98b93bdff4SAdam Skladowski                     <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>,
99b93bdff4SAdam Skladowski                     <&dispcc DISP_CC_MDSS_ROT_CLK>,
100b93bdff4SAdam Skladowski                     <&dispcc DISP_CC_MDSS_VSYNC_CLK>;
101b93bdff4SAdam Skladowski            clock-names = "bus", "iface", "core", "lut", "rot", "vsync";
102b93bdff4SAdam Skladowski
103b93bdff4SAdam Skladowski            operating-points-v2 = <&mdp_opp_table>;
104b93bdff4SAdam Skladowski            power-domains = <&rpmpd SM6115_VDDCX>;
105b93bdff4SAdam Skladowski
106b93bdff4SAdam Skladowski            interrupt-parent = <&mdss>;
107b93bdff4SAdam Skladowski            interrupts = <0>;
108b93bdff4SAdam Skladowski
109b93bdff4SAdam Skladowski            ports {
110b93bdff4SAdam Skladowski                #address-cells = <1>;
111b93bdff4SAdam Skladowski                #size-cells = <0>;
112b93bdff4SAdam Skladowski
113b93bdff4SAdam Skladowski                port@0 {
114b93bdff4SAdam Skladowski                    reg = <0>;
115b93bdff4SAdam Skladowski                    dpu_intf1_out: endpoint {
116b93bdff4SAdam Skladowski                        remote-endpoint = <&dsi0_in>;
117b93bdff4SAdam Skladowski                    };
118b93bdff4SAdam Skladowski                };
119b93bdff4SAdam Skladowski            };
120b93bdff4SAdam Skladowski        };
121b93bdff4SAdam Skladowski
122b93bdff4SAdam Skladowski        dsi@5e94000 {
1237360fc8bSKonrad Dybcio            compatible = "qcom,sm6115-dsi-ctrl", "qcom,mdss-dsi-ctrl";
124b93bdff4SAdam Skladowski            reg = <0x05e94000 0x400>;
125b93bdff4SAdam Skladowski            reg-names = "dsi_ctrl";
126b93bdff4SAdam Skladowski
127b93bdff4SAdam Skladowski            interrupt-parent = <&mdss>;
128b93bdff4SAdam Skladowski            interrupts = <4>;
129b93bdff4SAdam Skladowski
130b93bdff4SAdam Skladowski            clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>,
131b93bdff4SAdam Skladowski                     <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>,
132b93bdff4SAdam Skladowski                     <&dispcc DISP_CC_MDSS_PCLK0_CLK>,
133b93bdff4SAdam Skladowski                     <&dispcc DISP_CC_MDSS_ESC0_CLK>,
134b93bdff4SAdam Skladowski                     <&dispcc DISP_CC_MDSS_AHB_CLK>,
135b93bdff4SAdam Skladowski                     <&gcc GCC_DISP_HF_AXI_CLK>;
136b93bdff4SAdam Skladowski            clock-names = "byte",
137b93bdff4SAdam Skladowski                          "byte_intf",
138b93bdff4SAdam Skladowski                          "pixel",
139b93bdff4SAdam Skladowski                          "core",
140b93bdff4SAdam Skladowski                          "iface",
141b93bdff4SAdam Skladowski                          "bus";
142b93bdff4SAdam Skladowski            assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK_SRC>, <&dispcc DISP_CC_MDSS_PCLK0_CLK_SRC>;
143b93bdff4SAdam Skladowski            assigned-clock-parents = <&dsi0_phy 0>, <&dsi0_phy 1>;
144b93bdff4SAdam Skladowski
145b93bdff4SAdam Skladowski            operating-points-v2 = <&dsi_opp_table>;
146b93bdff4SAdam Skladowski            power-domains = <&rpmpd SM6115_VDDCX>;
147b93bdff4SAdam Skladowski            phys = <&dsi0_phy>;
148b93bdff4SAdam Skladowski
149b93bdff4SAdam Skladowski            #address-cells = <1>;
150b93bdff4SAdam Skladowski            #size-cells = <0>;
151b93bdff4SAdam Skladowski
152b93bdff4SAdam Skladowski            ports {
153b93bdff4SAdam Skladowski                #address-cells = <1>;
154b93bdff4SAdam Skladowski                #size-cells = <0>;
155b93bdff4SAdam Skladowski
156b93bdff4SAdam Skladowski                port@0 {
157b93bdff4SAdam Skladowski                    reg = <0>;
158b93bdff4SAdam Skladowski                    dsi0_in: endpoint {
159b93bdff4SAdam Skladowski                        remote-endpoint = <&dpu_intf1_out>;
160b93bdff4SAdam Skladowski                    };
161b93bdff4SAdam Skladowski                };
162b93bdff4SAdam Skladowski
163b93bdff4SAdam Skladowski                port@1 {
164b93bdff4SAdam Skladowski                    reg = <1>;
165b93bdff4SAdam Skladowski                    dsi0_out: endpoint {
166b93bdff4SAdam Skladowski                    };
167b93bdff4SAdam Skladowski                };
168b93bdff4SAdam Skladowski            };
169b93bdff4SAdam Skladowski        };
170b93bdff4SAdam Skladowski
171b93bdff4SAdam Skladowski        dsi0_phy: phy@5e94400 {
172b93bdff4SAdam Skladowski            compatible = "qcom,dsi-phy-14nm-2290";
173b93bdff4SAdam Skladowski            reg = <0x05e94400 0x100>,
174b93bdff4SAdam Skladowski                  <0x05e94500 0x300>,
175b93bdff4SAdam Skladowski                  <0x05e94800 0x188>;
176b93bdff4SAdam Skladowski            reg-names = "dsi_phy",
177b93bdff4SAdam Skladowski                        "dsi_phy_lane",
178b93bdff4SAdam Skladowski                        "dsi_pll";
179b93bdff4SAdam Skladowski
180b93bdff4SAdam Skladowski            #clock-cells = <1>;
181b93bdff4SAdam Skladowski            #phy-cells = <0>;
182b93bdff4SAdam Skladowski
183b93bdff4SAdam Skladowski            clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, <&rpmcc RPM_SMD_XO_CLK_SRC>;
184b93bdff4SAdam Skladowski            clock-names = "iface", "ref";
185b93bdff4SAdam Skladowski        };
186b93bdff4SAdam Skladowski    };
187b93bdff4SAdam Skladowski...
188