/openbmc/linux/drivers/gpu/drm/i915/display/ |
H A D | intel_crt.c | 703 u32 vblank, vblank_start, vblank_end; in intel_crt_load_detect() local 718 vblank_end = REG_FIELD_GET(VBLANK_END_MASK, vblank) + 1; in intel_crt_load_detect() 746 if (vblank_start <= vactive && vblank_end >= vtotal) { in intel_crt_load_detect() 753 VBLANK_END(vblank_end - 1)); in intel_crt_load_detect() 757 if (vblank_start - vactive >= vtotal - vblank_end) in intel_crt_load_detect() 760 vsample = (vtotal + vblank_end) >> 1; in intel_crt_load_detect()
|
/openbmc/linux/drivers/gpu/drm/amd/display/dc/dml/dcn20/ |
H A D | display_rq_dlg_calc_20.c | 810 unsigned int vblank_end = dst->vblank_end; in dml20_rq_dlg_get_dlg_params() local 933 disp_dlg_regs->dlg_vblank_end = interlaced ? (vblank_end / 2) : vblank_end; // 15 bits in dml20_rq_dlg_get_dlg_params() 1040 <= vblank_end / 2.0) in dml20_rq_dlg_get_dlg_params() 1047 <= vblank_end) in dml20_rq_dlg_get_dlg_params() 1062 vblank_end); in dml20_rq_dlg_get_dlg_params()
|
H A D | display_rq_dlg_calc_20v2.c | 810 unsigned int vblank_end = dst->vblank_end; in dml20v2_rq_dlg_get_dlg_params() local 933 disp_dlg_regs->dlg_vblank_end = interlaced ? (vblank_end / 2) : vblank_end; // 15 bits in dml20v2_rq_dlg_get_dlg_params() 1041 <= vblank_end / 2.0) in dml20v2_rq_dlg_get_dlg_params() 1048 <= vblank_end) in dml20v2_rq_dlg_get_dlg_params() 1063 vblank_end); in dml20v2_rq_dlg_get_dlg_params()
|
H A D | dcn20_fpu.c | 1388 pipes[pipe_cnt].pipe.dest.vblank_end = pipes[pipe_cnt].pipe.dest.vblank_start in dcn20_populate_dml_pipes_from_context()
|
/openbmc/linux/drivers/gpu/drm/amd/display/dc/dml/dcn32/ |
H A D | display_rq_dlg_calc_32.c | 232 unsigned int vblank_end = dst->vblank_end; in dml32_rq_dlg_get_dlg_reg() local 277 dlg_regs->dlg_vblank_end = interlaced ? (vblank_end / 2) : vblank_end; // 15 bits in dml32_rq_dlg_get_dlg_reg()
|
/openbmc/linux/drivers/gpu/drm/amd/display/dc/dml/dcn30/ |
H A D | display_rq_dlg_calc_30.c | 919 unsigned int vblank_end = dst->vblank_end; in dml_rq_dlg_get_dlg_params() local 1047 disp_dlg_regs->dlg_vblank_end = interlaced ? (vblank_end / 2) : vblank_end; // 15 bits in dml_rq_dlg_get_dlg_params() 1138 <= vblank_end / 2.0) in dml_rq_dlg_get_dlg_params() 1145 <= vblank_end) in dml_rq_dlg_get_dlg_params() 1160 vblank_end); in dml_rq_dlg_get_dlg_params()
|
/openbmc/linux/drivers/gpu/drm/amd/display/dc/dml/dcn21/ |
H A D | display_rq_dlg_calc_21.c | 856 unsigned int vblank_end = dst->vblank_end; in dml_rq_dlg_get_dlg_params() local 979 disp_dlg_regs->dlg_vblank_end = interlaced ? (vblank_end / 2) : vblank_end; // 15 bits in dml_rq_dlg_get_dlg_params() 1080 <= vblank_end / 2.0) in dml_rq_dlg_get_dlg_params() 1087 <= vblank_end) in dml_rq_dlg_get_dlg_params() 1103 vblank_end); in dml_rq_dlg_get_dlg_params()
|
/openbmc/linux/drivers/video/fbdev/ |
H A D | gbefb.c | 522 timing->vblank_end = timing->vtotal; in compute_gbe_timing() 561 SET_GBE_FIELD(VT_VBLANK, VBLANK_OFF, val, timing->vblank_end); in gbe_set_timing_info() 573 SET_GBE_FIELD(VT_VCMAP, VCMAP_OFF, val, timing->vblank_end); in gbe_set_timing_info() 581 temp = timing->vblank_start - timing->vblank_end - 1; in gbe_set_timing_info() 625 SET_GBE_FIELD(VT_VPIXEN, VPIXEN_ON, val, timing->vblank_end); in gbe_set_timing_info()
|
/openbmc/u-boot/drivers/video/tegra124/ |
H A D | sor.c | 617 u32 vblank_end, hblank_end; in tegra_dc_sor_config_panel() local 652 vblank_end = vsync_end + timing->vback_porch.typ; in tegra_dc_sor_config_panel() 655 vblank_end << NV_HEAD_STATE3_VBLANK_END_SHIFT | in tegra_dc_sor_config_panel() 658 vblank_start = vblank_end + timing->vactive.typ; in tegra_dc_sor_config_panel()
|
/openbmc/linux/drivers/gpu/drm/amd/display/dc/dml/dcn31/ |
H A D | display_rq_dlg_calc_31.c | 881 unsigned int vblank_end = dst->vblank_end; in dml_rq_dlg_get_dlg_params() local 983 disp_dlg_regs->dlg_vblank_end = interlaced ? (vblank_end / 2) : vblank_end; // 15 bits in dml_rq_dlg_get_dlg_params() 1035 …art / 2.0 - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal <= vblank_end / 2.0) in dml_rq_dlg_get_dlg_params() 1040 …(vstartup_start - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal <= vblank_end) in dml_rq_dlg_get_dlg_params()
|
/openbmc/linux/drivers/gpu/drm/amd/display/dc/dml/dcn314/ |
H A D | display_rq_dlg_calc_314.c | 966 unsigned int vblank_end = dst->vblank_end; in dml_rq_dlg_get_dlg_params() local 1068 disp_dlg_regs->dlg_vblank_end = interlaced ? (vblank_end / 2) : vblank_end; // 15 bits in dml_rq_dlg_get_dlg_params() 1122 …art / 2.0 - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal <= vblank_end / 2.0) in dml_rq_dlg_get_dlg_params() 1127 …(vstartup_start - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal <= vblank_end) in dml_rq_dlg_get_dlg_params()
|
/openbmc/linux/drivers/gpu/drm/amd/display/dc/dml/ |
H A D | dml1_display_rq_dlg_calc.c | 1013 unsigned int vblank_end = e2e_pipe_param->pipe.dest.vblank_end; in dml1_rq_dlg_get_dlg_params() local 1160 disp_dlg_regs->dlg_vblank_end = interlaced ? (vblank_end / 2) : vblank_end; /* 15 bits */ in dml1_rq_dlg_get_dlg_params() 1262 vblank_end); in dml1_rq_dlg_get_dlg_params()
|
H A D | display_mode_lib.c | 228 dml_print("DML PARAMS: vblank_end = %d\n", pipe_dest->vblank_end); in dml_log_pipe_params()
|
H A D | display_mode_structs.h | 515 unsigned int vblank_end; member
|
/openbmc/linux/include/video/ |
H A D | gbe.h | 298 short vblank_end; /* Vertical blank end */ member
|
/openbmc/linux/drivers/video/fbdev/intelfb/ |
H A D | intelfbhw.c | 1046 u32 vsync_start, vsync_end, vblank_start, vblank_end, vtotal, vactive; in intelfbhw_mode_to_hw() local 1189 vblank_end = vsync_end + 1; in intelfbhw_mode_to_hw() 1193 vblank_end); in intelfbhw_mode_to_hw() 1230 vblank_end--; in intelfbhw_mode_to_hw() 1231 if (check_overflow(vblank_end, VBLANKEND_MASK, "CRTC vblank_end")) in intelfbhw_mode_to_hw() 1241 (vblank_end << VSYNCEND_SHIFT); in intelfbhw_mode_to_hw()
|
/openbmc/linux/drivers/video/fbdev/vermilion/ |
H A D | vermilion.c | 775 u32 vtotal, vactive, vblank_start, vblank_end, vsync_start, vsync_end; in vmlfb_set_par_locked() local 798 vblank_end = vtotal; in vmlfb_set_par_locked() 843 ((vblank_end - 1) << 16) | (vblank_start - 1)); in vmlfb_set_par_locked()
|
/openbmc/linux/drivers/gpu/drm/amd/display/dc/dml/calcs/ |
H A D | dcn_calcs.c | 440 input->dest.vblank_end = input->dest.vblank_start in pipe_ctx_to_e2e_pipe_params() 1232 pipe->pipe_dlg_param.vblank_end = asic_blank_end; in dcn_validate_bandwidth() 1258 hsplit_pipe->pipe_dlg_param.vblank_end = pipe->pipe_dlg_param.vblank_end; in dcn_validate_bandwidth()
|
/openbmc/linux/drivers/gpu/drm/amd/display/dc/dcn10/ |
H A D | dcn10_hubp.c | 132 + pipe_dest->vupdate_offset) / pipe_dest->htotal) <= pipe_dest->vblank_end) { in hubp1_vready_workaround()
|
/openbmc/linux/drivers/gpu/drm/amd/display/dc/ |
H A D | dc_dmub_srv.c | 552 pipe_data->pipe_config.vblank_data.vblank_end = in populate_subvp_cmd_vblank_pipe_info()
|
/openbmc/linux/drivers/gpu/drm/amd/display/dmub/inc/ |
H A D | dmub_cmd.h | 1307 uint16_t vblank_end; member
|
/openbmc/linux/drivers/gpu/drm/amd/display/dc/dcn20/ |
H A D | dcn20_hubp.c | 186 + pipe_dest->vupdate_offset) / pipe_dest->htotal) <= pipe_dest->vblank_end) { in hubp2_vready_at_or_After_vsync()
|
/openbmc/linux/drivers/gpu/drm/i915/ |
H A D | i915_reg.h | 1950 #define VBLANK_END(vblank_end) REG_FIELD_PREP(VBLANK_END_MASK, (vblank_end)) argument
|