/openbmc/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | soc21.c | 271 static uint32_t soc21_read_indexed_register(struct amdgpu_device *adev, u32 se_num, in soc21_read_indexed_register() argument 277 if (se_num != 0xffffffff || sh_num != 0xffffffff) in soc21_read_indexed_register() 278 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff, 0); in soc21_read_indexed_register() 282 if (se_num != 0xffffffff || sh_num != 0xffffffff) in soc21_read_indexed_register() 289 bool indexed, u32 se_num, in soc21_get_register_value() argument 293 return soc21_read_indexed_register(adev, se_num, sh_num, reg_offset); in soc21_get_register_value() 301 static int soc21_read_register(struct amdgpu_device *adev, u32 se_num, in soc21_read_register() argument 318 se_num, sh_num, reg_offset); in soc21_read_register()
|
H A D | nv.c | 358 static uint32_t nv_read_indexed_register(struct amdgpu_device *adev, u32 se_num, in nv_read_indexed_register() argument 364 if (se_num != 0xffffffff || sh_num != 0xffffffff) in nv_read_indexed_register() 365 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff, 0); in nv_read_indexed_register() 369 if (se_num != 0xffffffff || sh_num != 0xffffffff) in nv_read_indexed_register() 376 bool indexed, u32 se_num, in nv_get_register_value() argument 380 return nv_read_indexed_register(adev, se_num, sh_num, reg_offset); in nv_get_register_value() 388 static int nv_read_register(struct amdgpu_device *adev, u32 se_num, in nv_read_register() argument 405 se_num, sh_num, reg_offset); in nv_read_register()
|
H A D | gfx_v9_0.h | 29 void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num,
|
H A D | soc15.c | 380 static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num, in soc15_read_indexed_register() argument 386 if (se_num != 0xffffffff || sh_num != 0xffffffff) in soc15_read_indexed_register() 387 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff, 0); in soc15_read_indexed_register() 391 if (se_num != 0xffffffff || sh_num != 0xffffffff) in soc15_read_indexed_register() 398 bool indexed, u32 se_num, in soc15_get_register_value() argument 402 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset); in soc15_get_register_value() 412 static int soc15_read_register(struct amdgpu_device *adev, u32 se_num, in soc15_read_register() argument 429 se_num, sh_num, reg_offset); in soc15_read_register()
|
H A D | cik.c | 1123 bool indexed, u32 se_num, in cik_get_register_value() argument 1128 unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num; in cik_get_register_value() 1143 if (se_num != 0xffffffff || sh_num != 0xffffffff) in cik_get_register_value() 1144 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff, 0); in cik_get_register_value() 1148 if (se_num != 0xffffffff || sh_num != 0xffffffff) in cik_get_register_value() 1218 static int cik_read_register(struct amdgpu_device *adev, u32 se_num, in cik_read_register() argument 1230 *value = cik_get_register_value(adev, indexed, se_num, sh_num, in cik_read_register()
|
H A D | gfx_v9_4.c | 93 static void gfx_v9_4_select_se_sh(struct amdgpu_device *adev, u32 se_num, in gfx_v9_4_select_se_sh() argument 105 if (se_num == 0xffffffff) in gfx_v9_4_select_se_sh() 109 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num); in gfx_v9_4_select_se_sh() 883 for (j = 0; j < gfx_v9_4_edc_counter_regs[i].se_num; j++) { in gfx_v9_4_query_ras_error_count() 917 for (j = 0; j < gfx_v9_4_edc_counter_regs[i].se_num; j++) { in gfx_v9_4_reset_ras_error_count() 986 for (i = 0; i < gfx_v9_4_ea_err_status_regs.se_num; i++) { in gfx_v9_4_query_ras_error_status()
|
H A D | vi.c | 746 bool indexed, u32 se_num, in vi_get_register_value() argument 751 unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num; in vi_get_register_value() 766 if (se_num != 0xffffffff || sh_num != 0xffffffff) in vi_get_register_value() 767 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff, 0); in vi_get_register_value() 771 if (se_num != 0xffffffff || sh_num != 0xffffffff) in vi_get_register_value() 841 static int vi_read_register(struct amdgpu_device *adev, u32 se_num, in vi_read_register() argument 853 *value = vi_get_register_value(adev, indexed, se_num, sh_num, in vi_read_register()
|
H A D | si.c | 1165 bool indexed, u32 se_num, in si_get_register_value() argument 1170 unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num; in si_get_register_value() 1183 if (se_num != 0xffffffff || sh_num != 0xffffffff) in si_get_register_value() 1184 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff, 0); in si_get_register_value() 1188 if (se_num != 0xffffffff || sh_num != 0xffffffff) in si_get_register_value() 1239 static int si_read_register(struct amdgpu_device *adev, u32 se_num, in si_read_register() argument 1251 *value = si_get_register_value(adev, indexed, se_num, sh_num, in si_read_register()
|
H A D | soc15.h | 65 uint32_t se_num; member
|
H A D | amdgpu_gfx.h | 285 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, 447 uint32_t se_num; member
|
H A D | gfx_v9_4_2.c | 849 static void gfx_v9_4_2_select_se_sh(struct amdgpu_device *adev, u32 se_num, in gfx_v9_4_2_select_se_sh() argument 861 if (se_num == 0xffffffff) in gfx_v9_4_2_select_se_sh() 865 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num); in gfx_v9_4_2_select_se_sh() 1505 for (j = 0; j < gfx_v9_4_2_edc_counter_regs[i].se_num; j++) { in gfx_v9_4_2_query_sram_edc_count() 1682 for (i = 0; i < gfx_v9_4_2_ea_err_status_regs.se_num; i++) { in gfx_v9_4_2_reset_ea_err_status() 1712 for (i = 0; i < gfx_v9_4_2_ea_err_status_regs.se_num; i++) { in gfx_v9_4_2_query_ea_err_status()
|
H A D | amdgpu_kms.c | 729 unsigned int se_num = (info->read_mmr_reg.instance >> in amdgpu_info_ioctl() local 742 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK) { in amdgpu_info_ioctl() 743 se_num = 0xffffffff; in amdgpu_info_ioctl() 744 } else if (se_num >= AMDGPU_GFX_MAX_SE) { in amdgpu_info_ioctl() 771 if (amdgpu_asic_read_register(adev, se_num, sh_num, in amdgpu_info_ioctl()
|
H A D | gfx_v9_4_3.c | 523 static void gfx_v9_4_3_xcc_select_se_sh(struct amdgpu_device *adev, u32 se_num, in gfx_v9_4_3_xcc_select_se_sh() argument 535 if (se_num == 0xffffffff) in gfx_v9_4_3_xcc_select_se_sh() 539 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num); in gfx_v9_4_3_xcc_select_se_sh() 3772 for (j = 0; j < gfx_v9_4_3_ce_reg_list[i].se_num; j++) { in gfx_v9_4_3_inst_query_ras_err_count() 3775 if (gfx_v9_4_3_ce_reg_list[i].se_num > 1 || in gfx_v9_4_3_inst_query_ras_err_count() 3819 for (j = 0; j < gfx_v9_4_3_ce_reg_list[i].se_num; j++) { in gfx_v9_4_3_inst_reset_ras_err_count() 3822 if (gfx_v9_4_3_ce_reg_list[i].se_num > 1 || in gfx_v9_4_3_inst_reset_ras_err_count() 3852 for (i = 0; i < gfx_v9_4_3_ea_err_status_regs.se_num; i++) { in gfx_v9_4_3_inst_query_ea_err_status() 4001 for (i = 0; i < gfx_v9_4_3_ea_err_status_regs.se_num; i++) { in gfx_v9_4_3_inst_reset_ea_err_status()
|
H A D | gfx_v6_0.c | 1287 static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, in gfx_v6_0_select_se_sh() argument 1297 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) in gfx_v6_0_select_se_sh() 1300 else if (se_num == 0xffffffff) in gfx_v6_0_select_se_sh() 1305 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT); in gfx_v6_0_select_se_sh() 1308 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT); in gfx_v6_0_select_se_sh()
|
H A D | gfx_v7_0.c | 1553 u32 se_num, u32 sh_num, u32 instance, in gfx_v7_0_select_se_sh() argument 1563 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) in gfx_v7_0_select_se_sh() 1566 else if (se_num == 0xffffffff) in gfx_v7_0_select_se_sh() 1571 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT); in gfx_v7_0_select_se_sh() 1574 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT); in gfx_v7_0_select_se_sh()
|
H A D | gfx_v9_0.c | 2223 void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, in gfx_v9_0_select_se_sh() argument 2233 if (se_num == 0xffffffff) in gfx_v9_0_select_se_sh() 2236 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num); in gfx_v9_0_select_se_sh() 6691 for (j = 0; j < gfx_v9_0_edc_counter_regs[i].se_num; j++) { in gfx_v9_0_reset_ras_error_count() 6753 for (j = 0; j < gfx_v9_0_edc_counter_regs[i].se_num; j++) { in gfx_v9_0_query_ras_error_count()
|
H A D | amdgpu.h | 544 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
|
H A D | gfx_v11_0.c | 118 static void gfx_v11_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, 1531 static void gfx_v11_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, in gfx_v11_0_select_se_sh() argument 1543 if (se_num == 0xffffffff) in gfx_v11_0_select_se_sh() 1547 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num); in gfx_v11_0_select_se_sh()
|
H A D | gfx_v8_0.c | 3398 u32 se_num, u32 sh_num, u32 instance, in gfx_v8_0_select_se_sh() argument 3408 if (se_num == 0xffffffff) in gfx_v8_0_select_se_sh() 3411 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num); in gfx_v8_0_select_se_sh()
|
H A D | gfx_v10_0.c | 3476 static void gfx_v10_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, 4691 static void gfx_v10_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, in gfx_v10_0_select_se_sh() argument 4703 if (se_num == 0xffffffff) in gfx_v10_0_select_se_sh() 4707 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num); in gfx_v10_0_select_se_sh()
|
/openbmc/linux/drivers/gpu/drm/radeon/ |
H A D | si.c | 2947 u32 se_num, u32 sh_num) in si_select_se_sh() argument 2951 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) in si_select_se_sh() 2953 else if (se_num == 0xffffffff) in si_select_se_sh() 2956 data |= SH_BROADCAST_WRITES | SE_INDEX(se_num); in si_select_se_sh() 2958 data |= SH_INDEX(sh_num) | SE_INDEX(se_num); in si_select_se_sh() 2992 u32 se_num, u32 sh_per_se, in si_setup_spi() argument 2998 for (i = 0; i < se_num; i++) { in si_setup_spi() 3039 u32 se_num, u32 sh_per_se, in si_setup_rb() argument 3047 for (i = 0; i < se_num; i++) { in si_setup_rb() 3057 for (i = 0; i < max_rb_num_per_se * se_num; i++) { in si_setup_rb() [all …]
|
H A D | cik.c | 3027 u32 se_num, u32 sh_num) in cik_select_se_sh() argument 3031 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) in cik_select_se_sh() 3033 else if (se_num == 0xffffffff) in cik_select_se_sh() 3036 data |= SH_BROADCAST_WRITES | SE_INDEX(se_num); in cik_select_se_sh() 3038 data |= SH_INDEX(sh_num) | SE_INDEX(se_num); in cik_select_se_sh() 3102 u32 se_num, u32 sh_per_se, in cik_setup_rb() argument 3110 for (i = 0; i < se_num; i++) { in cik_setup_rb() 3123 for (i = 0; i < max_rb_num_per_se * se_num; i++) { in cik_setup_rb() 3131 for (i = 0; i < se_num; i++) { in cik_setup_rb()
|