Searched refs:mmVM_CONTEXT1_CNTL (Results 1 – 16 of 16) sorted by relevance
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | gmc_v6_0.c | 390 tmp = RREG32(mmVM_CONTEXT1_CNTL); in gmc_v6_0_set_fault_enable_default() 403 WREG32(mmVM_CONTEXT1_CNTL, tmp); in gmc_v6_0_set_fault_enable_default() 537 WREG32(mmVM_CONTEXT1_CNTL, in gmc_v6_0_gart_enable() 585 WREG32(mmVM_CONTEXT1_CNTL, 0); in gmc_v6_0_gart_disable() 1041 tmp = RREG32(mmVM_CONTEXT1_CNTL); in gmc_v6_0_vm_fault_interrupt_state() 1043 WREG32(mmVM_CONTEXT1_CNTL, tmp); in gmc_v6_0_vm_fault_interrupt_state() 1049 tmp = RREG32(mmVM_CONTEXT1_CNTL); in gmc_v6_0_vm_fault_interrupt_state() 1051 WREG32(mmVM_CONTEXT1_CNTL, tmp); in gmc_v6_0_vm_fault_interrupt_state()
|
H A D | gmc_v7_0.c | 521 tmp = RREG32(mmVM_CONTEXT1_CNTL); in gmc_v7_0_set_fault_enable_default() 534 WREG32(mmVM_CONTEXT1_CNTL, tmp); in gmc_v7_0_set_fault_enable_default() 683 tmp = RREG32(mmVM_CONTEXT1_CNTL); in gmc_v7_0_gart_enable() 688 WREG32(mmVM_CONTEXT1_CNTL, tmp); in gmc_v7_0_gart_enable() 737 WREG32(mmVM_CONTEXT1_CNTL, 0); in gmc_v7_0_gart_disable() 1240 tmp = RREG32(mmVM_CONTEXT1_CNTL); in gmc_v7_0_vm_fault_interrupt_state() 1242 WREG32(mmVM_CONTEXT1_CNTL, tmp); in gmc_v7_0_vm_fault_interrupt_state() 1250 tmp = RREG32(mmVM_CONTEXT1_CNTL); in gmc_v7_0_vm_fault_interrupt_state() 1252 WREG32(mmVM_CONTEXT1_CNTL, tmp); in gmc_v7_0_vm_fault_interrupt_state()
|
H A D | gmc_v8_0.c | 734 tmp = RREG32(mmVM_CONTEXT1_CNTL); in gmc_v8_0_set_fault_enable_default() 749 WREG32(mmVM_CONTEXT1_CNTL, tmp); in gmc_v8_0_set_fault_enable_default() 914 tmp = RREG32(mmVM_CONTEXT1_CNTL); in gmc_v8_0_gart_enable() 926 WREG32(mmVM_CONTEXT1_CNTL, tmp); in gmc_v8_0_gart_enable() 969 WREG32(mmVM_CONTEXT1_CNTL, 0); in gmc_v8_0_gart_disable() 1402 tmp = RREG32(mmVM_CONTEXT1_CNTL); in gmc_v8_0_vm_fault_interrupt_state() 1404 WREG32(mmVM_CONTEXT1_CNTL, tmp); in gmc_v8_0_vm_fault_interrupt_state() 1412 tmp = RREG32(mmVM_CONTEXT1_CNTL); in gmc_v8_0_vm_fault_interrupt_state() 1414 WREG32(mmVM_CONTEXT1_CNTL, tmp); in gmc_v8_0_vm_fault_interrupt_state()
|
H A D | gfxhub_v1_0.c | 265 tmp = RREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_CNTL, i); in gfxhub_v1_0_setup_vmid_config() 295 WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_CNTL, in gfxhub_v1_0_setup_vmid_config() 438 hub->ctx_distance = mmVM_CONTEXT1_CNTL - mmVM_CONTEXT0_CNTL; in gfxhub_v1_0_init()
|
H A D | mmhub_v1_0.c | 247 tmp = RREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL, i); in mmhub_v1_0_setup_vmid_config() 273 WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL, in mmhub_v1_0_setup_vmid_config() 441 hub->ctx_distance = mmVM_CONTEXT1_CNTL - mmVM_CONTEXT0_CNTL; in mmhub_v1_0_init()
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gmc/ |
H A D | gmc_7_0_d.h | 546 #define mmVM_CONTEXT1_CNTL 0x505 macro
|
H A D | gmc_8_2_d.h | 604 #define mmVM_CONTEXT1_CNTL 0x505 macro
|
H A D | gmc_6_0_d.h | 1231 #define mmVM_CONTEXT1_CNTL 0x0505 macro
|
H A D | gmc_7_1_d.h | 579 #define mmVM_CONTEXT1_CNTL 0x505 macro
|
H A D | gmc_8_1_d.h | 602 #define mmVM_CONTEXT1_CNTL 0x505 macro
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/mmhub/ |
H A D | mmhub_1_0_offset.h | 1326 #define mmVM_CONTEXT1_CNTL … macro
|
H A D | mmhub_9_1_offset.h | 1358 #define mmVM_CONTEXT1_CNTL … macro
|
H A D | mmhub_9_3_0_offset.h | 1342 #define mmVM_CONTEXT1_CNTL … macro
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
H A D | gc_9_0_offset.h | 1234 #define mmVM_CONTEXT1_CNTL … macro
|
H A D | gc_9_1_offset.h | 1253 #define mmVM_CONTEXT1_CNTL … macro
|
H A D | gc_9_2_1_offset.h | 1191 #define mmVM_CONTEXT1_CNTL … macro
|