Searched refs:mmRLC_SPM_MC_CNTL (Results 1 – 7 of 7) sorted by relevance
/openbmc/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | gfx_v9_0.c | 4891 reg = SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_MC_CNTL); in gfx_v9_0_update_spm_vmid_internal() 4895 data = RREG32_SOC15(GC, 0, mmRLC_SPM_MC_CNTL); in gfx_v9_0_update_spm_vmid_internal() 4901 WREG32_SOC15_NO_KIQ(GC, 0, mmRLC_SPM_MC_CNTL, data); in gfx_v9_0_update_spm_vmid_internal() 4903 WREG32_SOC15(GC, 0, mmRLC_SPM_MC_CNTL, data); in gfx_v9_0_update_spm_vmid_internal()
|
H A D | gfx_v10_0.c | 7898 data = RREG32_SOC15_NO_KIQ(GC, 0, mmRLC_SPM_MC_CNTL); in gfx_v10_0_update_spm_vmid_internal() 7903 WREG32_SOC15_NO_KIQ(GC, 0, mmRLC_SPM_MC_CNTL, data); in gfx_v10_0_update_spm_vmid_internal()
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
H A D | gc_9_0_offset.h | 6115 #define mmRLC_SPM_MC_CNTL … macro
|
H A D | gc_9_1_offset.h | 6337 #define mmRLC_SPM_MC_CNTL … macro
|
H A D | gc_9_2_1_offset.h | 6315 #define mmRLC_SPM_MC_CNTL … macro
|
H A D | gc_10_1_0_offset.h | 9451 #define mmRLC_SPM_MC_CNTL … macro
|
H A D | gc_10_3_0_offset.h | 9283 #define mmRLC_SPM_MC_CNTL … macro
|