/openbmc/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | gfx_v7_0.c | 3667 orig = data = RREG32(mmRLC_PG_CNTL); in gfx_v7_0_enable_sclk_slowdown_on_pu() 3673 WREG32(mmRLC_PG_CNTL, data); in gfx_v7_0_enable_sclk_slowdown_on_pu() 3681 orig = data = RREG32(mmRLC_PG_CNTL); in gfx_v7_0_enable_sclk_slowdown_on_pd() 3687 WREG32(mmRLC_PG_CNTL, data); in gfx_v7_0_enable_sclk_slowdown_on_pd() 3694 orig = data = RREG32(mmRLC_PG_CNTL); in gfx_v7_0_enable_cp_pg() 3700 WREG32(mmRLC_PG_CNTL, data); in gfx_v7_0_enable_cp_pg() 3707 orig = data = RREG32(mmRLC_PG_CNTL); in gfx_v7_0_enable_gds_pg() 3713 WREG32(mmRLC_PG_CNTL, data); in gfx_v7_0_enable_gds_pg() 3730 orig = data = RREG32(mmRLC_PG_CNTL); in gfx_v7_0_enable_gfx_cgpg() 3733 WREG32(mmRLC_PG_CNTL, data); in gfx_v7_0_enable_gfx_cgpg() [all …]
|
H A D | gfx_v9_0.c | 2718 default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL)); in gfx_v9_0_enable_sck_slow_down_on_power_up() 2723 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data); in gfx_v9_0_enable_sck_slow_down_on_power_up() 2732 default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL)); in gfx_v9_0_enable_sck_slow_down_on_power_down() 2737 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data); in gfx_v9_0_enable_sck_slow_down_on_power_down() 2746 default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL)); in gfx_v9_0_enable_cp_power_gating() 2751 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data); in gfx_v9_0_enable_cp_power_gating() 2759 default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL)); in gfx_v9_0_enable_gfx_cg_power_gating() 2764 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data); in gfx_v9_0_enable_gfx_cg_power_gating() 2772 default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL)); in gfx_v9_0_enable_gfx_pipeline_powergating() 2777 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data); in gfx_v9_0_enable_gfx_pipeline_powergating() [all …]
|
H A D | gfx_v6_0.c | 2650 orig = data = RREG32(mmRLC_PG_CNTL); in gfx_v6_0_enable_cp_pg() 2656 WREG32(mmRLC_PG_CNTL, data); in gfx_v6_0_enable_cp_pg() 2760 orig = data = RREG32(mmRLC_PG_CNTL); in gfx_v6_0_enable_gfx_static_mgpg() 2766 WREG32(mmRLC_PG_CNTL, data); in gfx_v6_0_enable_gfx_static_mgpg() 2774 orig = data = RREG32(mmRLC_PG_CNTL); in gfx_v6_0_enable_gfx_dynamic_mgpg() 2780 WREG32(mmRLC_PG_CNTL, data); in gfx_v6_0_enable_gfx_dynamic_mgpg()
|
H A D | gfx_v10_0.c | 5072 rlc_pg_cntl = RREG32_SOC15(GC, 0, mmRLC_PG_CNTL); in gfx_v10_0_rlc_smu_handshake_cntl() 5086 WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, rlc_pg_cntl); in gfx_v10_0_rlc_smu_handshake_cntl() 5170 WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0); in gfx_v10_0_rlc_resume() 7944 u32 data = RREG32_SOC15(GC, 0, mmRLC_PG_CNTL); in gfx_v10_cntl_power_gating() 7951 WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, data); in gfx_v10_cntl_power_gating()
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gca/ |
H A D | gfx_6_0_d.h | 1165 #define mmRLC_PG_CNTL 0x30D7 macro
|
H A D | gfx_7_2_d.h | 1288 #define mmRLC_PG_CNTL 0x3103 macro
|
H A D | gfx_7_0_d.h | 1275 #define mmRLC_PG_CNTL 0x3103 macro
|
H A D | gfx_8_1_d.h | 1388 #define mmRLC_PG_CNTL 0xec43 macro
|
H A D | gfx_8_0_d.h | 1386 #define mmRLC_PG_CNTL 0xec43 macro
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
H A D | gc_9_0_offset.h | 6037 #define mmRLC_PG_CNTL … macro
|
H A D | gc_9_1_offset.h | 6259 #define mmRLC_PG_CNTL … macro
|
H A D | gc_9_2_1_offset.h | 6235 #define mmRLC_PG_CNTL … macro
|
H A D | gc_10_1_0_offset.h | 9375 #define mmRLC_PG_CNTL … macro
|
H A D | gc_10_3_0_offset.h | 9205 #define mmRLC_PG_CNTL … macro
|