/openbmc/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | mxgpu_vi.c | 83 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c, 214 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c, 244 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
|
H A D | si.c | 538 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f, 637 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f, 735 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f, 815 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f, 895 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
|
H A D | gfx_v8_0.c | 206 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c, 304 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c, 318 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c, 349 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c, 381 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c, 423 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c, 467 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c, 481 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c, 568 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c, 578 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c, [all …]
|
H A D | gfx_v7_0.c | 3464 tmp = RREG32(mmRLC_CGCG_CGLS_CTRL) & 0xfffffffc; in gfx_v7_0_rlc_resume() 3465 WREG32(mmRLC_CGCG_CGLS_CTRL, tmp); in gfx_v7_0_rlc_resume() 3523 orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL); in gfx_v7_0_enable_cgcg() 3544 WREG32(mmRLC_CGCG_CGLS_CTRL, data); in gfx_v7_0_enable_cgcg() 3556 WREG32(mmRLC_CGCG_CGLS_CTRL, data); in gfx_v7_0_enable_cgcg()
|
H A D | gfx_v9_0.c | 2921 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0); in gfx_v9_0_rlc_resume() 4829 def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL); in gfx_v9_0_update_coarse_grain_clock_gating() 4841 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data); in gfx_v9_0_update_coarse_grain_clock_gating() 4850 def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL); in gfx_v9_0_update_coarse_grain_clock_gating() 4855 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data); in gfx_v9_0_update_coarse_grain_clock_gating() 5045 data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL)); in gfx_v9_0_get_clockgating_state()
|
H A D | gfx_v10_0.c | 5167 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0); in gfx_v10_0_rlc_resume() 7679 def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL); in gfx_v10_0_update_coarse_grain_clock_gating() 7691 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data); in gfx_v10_0_update_coarse_grain_clock_gating() 7700 def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL); in gfx_v10_0_update_coarse_grain_clock_gating() 7711 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data); in gfx_v10_0_update_coarse_grain_clock_gating() 8099 data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL)); in gfx_v10_0_get_clockgating_state()
|
H A D | gfx_v6_0.c | 2530 orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL); in gfx_v6_0_enable_cgcg() 2561 WREG32(mmRLC_CGCG_CGLS_CTRL, data); in gfx_v6_0_enable_cgcg()
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gca/ |
H A D | gfx_6_0_d.h | 1133 #define mmRLC_CGCG_CGLS_CTRL 0x3101 macro
|
H A D | gfx_7_2_d.h | 1294 #define mmRLC_CGCG_CGLS_CTRL 0x3109 macro
|
H A D | gfx_7_0_d.h | 1281 #define mmRLC_CGCG_CGLS_CTRL 0x3109 macro
|
H A D | gfx_8_1_d.h | 1394 #define mmRLC_CGCG_CGLS_CTRL 0xec49 macro
|
H A D | gfx_8_0_d.h | 1392 #define mmRLC_CGCG_CGLS_CTRL 0xec49 macro
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
H A D | gc_9_0_offset.h | 6045 #define mmRLC_CGCG_CGLS_CTRL … macro
|
H A D | gc_9_1_offset.h | 6267 #define mmRLC_CGCG_CGLS_CTRL … macro
|
H A D | gc_9_2_1_offset.h | 6243 #define mmRLC_CGCG_CGLS_CTRL … macro
|
H A D | gc_10_1_0_offset.h | 9383 #define mmRLC_CGCG_CGLS_CTRL … macro
|
H A D | gc_10_3_0_offset.h | 9215 #define mmRLC_CGCG_CGLS_CTRL … macro
|