Home
last modified time | relevance | path

Searched refs:mmDP5_DP_DPHY_BS_SR_SWAP_CNTL (Results 1 – 10 of 10) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/display/dc/dce100/
H A Ddce100_resource.c92 #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL 0x4FDC macro
/openbmc/linux/drivers/gpu/drm/amd/display/dc/dce112/
H A Ddce112_resource.c91 #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL 0x4FDC macro
/openbmc/linux/drivers/gpu/drm/amd/display/dc/dce110/
H A Ddce110_resource.c97 #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL 0x4FDC macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dce/
H A Ddce_11_0_d.h4562 #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL 0x4fdc macro
H A Ddce_11_2_d.h5794 #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL 0x4fdc macro
H A Ddce_12_0_offset.h11718 #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_1_0_offset.h9997 #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL macro
H A Ddcn_3_0_2_offset.h11339 #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL macro
H A Ddcn_2_0_0_offset.h12684 #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL macro
H A Ddcn_3_0_0_offset.h12483 #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL macro