Home
last modified time | relevance | path

Searched refs:dramtmg5 (Results 1 – 14 of 14) sorted by relevance

/openbmc/u-boot/arch/arm/mach-imx/mx7/
H A Dddr.c58 writel(ddrc_regs_val->dramtmg5, &ddrc_regs->dramtmg5); in mx7_dram_cfg()
/openbmc/u-boot/board/technexion/pico-imx7d/
H A Dspl.c38 .dramtmg5 = 0x03030202,
/openbmc/u-boot/arch/arm/include/asm/arch-mx7/
H A Dmx7-ddr.h33 u32 dramtmg5; /* 0x0114 */ member
/openbmc/u-boot/board/compulab/cl-som-imx7/
H A Dspl.c48 .dramtmg5 = 0x03030202,
/openbmc/u-boot/arch/arm/include/asm/arch-sunxi/
H A Ddram_sun8i_a33.h89 u32 dramtmg5; /* 0x6c dram timing parameters register 5 */ member
H A Ddram_sun8i_a83t.h89 u32 dramtmg5; /* 0x6c dram timing parameters register 5 */ member
H A Ddram_sun8i_a23.h125 u32 dramtmg5; /* 0x114 */ member
/openbmc/u-boot/drivers/ram/stm32mp1/
H A Dstm32mp1_ddr.h76 u32 dramtmg5; member
H A Dstm32mp1_ddr_regs.h51 u32 dramtmg5; /* 0x114 SDRAM Timing 5*/ member
H A Dstm32mp1_ddr.c81 DDRCTL_REG_TIMING(dramtmg5),
/openbmc/u-boot/arch/arm/mach-sunxi/
H A Ddram_sun8i_a33.c149 writel(reg_val, &mctl_ctl->dramtmg5); in auto_set_timing_para()
H A Ddram_sun8i_a23.c185 &mctl_ctl->dramtmg5); in mctl_init()
H A Ddram_sun8i_a83t.c181 writel(reg_val, &mctl_ctl->dramtmg5); in auto_set_timing_para()
/openbmc/u-boot/arch/arm/include/asm/arch-imx8m/
H A Dddr.h39 u32 dramtmg5; member
136 u32 dramtmg5; member