Home
last modified time | relevance | path

Searched refs:dram_timings (Results 1 – 7 of 7) sorted by relevance

/openbmc/linux/drivers/memory/tegra/
H A Dtegra210-emc-cc-r21021.c612 u32 tFC_lpddr4 = 1000 * next->dram_timings[T_FC_LPDDR4]; in tegra210_emc_r21021_set_clock()
925 tRTM = fake->dram_timings[RL] + div_o3(3600, src_clk_period) + in tegra210_emc_r21021_set_clock()
1313 value = (1000 * fake->dram_timings[T_RP]) / src_clk_period; in tegra210_emc_r21021_set_clock()
1322 delay += (1000 * fake->dram_timings[T_RP]) / in tegra210_emc_r21021_set_clock()
1324 delay += 4000 * fake->dram_timings[T_RFC]; in tegra210_emc_r21021_set_clock()
1346 delay = ((1000 * fake->dram_timings[T_RP] / src_clk_period) + in tegra210_emc_r21021_set_clock()
1347 (1000 * fake->dram_timings[T_RFC] / src_clk_period)); in tegra210_emc_r21021_set_clock()
1415 div_o3(1000 * next->dram_timings[T_PDEX], in tegra210_emc_r21021_set_clock()
1423 next->dram_timings[T_PDEX]); in tegra210_emc_r21021_set_clock()
1428 delay = div_o3(1000 * next->dram_timings[T_PDEX], in tegra210_emc_r21021_set_clock()
H A Dtegra210-emc.h843 u32 dram_timings[DRAM_TIMINGS_NUM]; member
/openbmc/u-boot/arch/arm/mach-sunxi/
H A DMakefile40 obj-$(CONFIG_SUNXI_DRAM_DW) += dram_timings/
/openbmc/linux/
H A Dopengrok0.0.log3319 2024-12-28 20:09:06.552-0600 FINEST t1115 PendingFileCompleter.doRename: Moved pending as file: '/opengrok/data/xref/openbmc/u-boot/arch/arm/mach-sunxi/dram_timings/ddr2_v3s.c.gz'
[all...]
H A Dopengrok1.0.log[all...]
/openbmc/
Dopengrok1.0.log[all...]
Dopengrok2.0.log[all...]