/openbmc/linux/drivers/clk/rockchip/ |
H A D | clk.h | 495 int div_shift, int div_width, 540 u8 div_shift; member 563 .div_shift = ds, \ 585 .div_shift = ds, \ 603 .div_shift = ds, \ 621 .div_shift = ds, \ 661 .div_shift = ds, \ 680 .div_shift = ds, \ 696 .div_shift = 16, \ 713 .div_shift = 16, \ [all …]
|
H A D | clk-ddr.c | 21 int div_shift; member 94 int div_shift, int div_width, in rockchip_clk_register_ddrclk() argument 129 ddrclk->div_shift = div_shift; in rockchip_clk_register_ddrclk()
|
H A D | clk.c | 43 int div_offset, u8 div_shift, u8 div_width, u8 div_flags, in rockchip_clk_register_branch() argument 97 div->shift = div_shift; in rockchip_clk_register_branch() 476 list->div_shift, list->div_width, in rockchip_clk_register_branches() 483 list->div_shift, list->div_width, in rockchip_clk_register_branches() 500 list->mux_flags, list->div_shift, in rockchip_clk_register_branches() 520 list->div_shift, list->div_width, in rockchip_clk_register_branches() 530 list->div_shift in rockchip_clk_register_branches() 538 list->div_shift, list->div_flags, &ctx->lock); in rockchip_clk_register_branches() 544 list->div_shift, list->div_width, in rockchip_clk_register_branches() 553 list->mux_width, list->div_shift, in rockchip_clk_register_branches()
|
H A D | clk-half-divider.c | 163 u8 div_shift, u8 div_width, in rockchip_clk_register_halfdiv() argument 209 div->shift = div_shift; in rockchip_clk_register_halfdiv()
|
/openbmc/linux/drivers/clk/ |
H A D | clk-en7523.c | 40 u8 div_shift; member 69 .div_shift = 0, 83 .div_shift = 0, 97 .div_shift = 0, 112 .div_shift = 24, 124 .div_shift = 8, 138 .div_shift = 0, 186 val >>= desc->div_shift; in en7523_get_div()
|
H A D | clk-sp7021.c | 52 int div_shift; member 473 u32 fbdiv = ((reg >> clk->div_shift) & ((1 << clk->div_width) - 1)) + 1; in sp_pll_recalc_rate() 498 u32 mask = GENMASK(clk->div_shift + clk->div_width - 1, clk->div_shift); in sp_pll_set_rate() 501 reg |= ((fbdiv - 1) << clk->div_shift) & mask; in sp_pll_set_rate() 576 pll->div_shift = shift; in sp_pll_register()
|
H A D | clk-bm1880.c | 120 s8 div_shift; member 152 .div_shift = _div_shift, \ 168 .div_shift = -1, \ 803 if (clks->div_shift >= 0) { in bm1880_clk_register_composite() 812 div_hws->div.shift = clks->div_shift; in bm1880_clk_register_composite()
|
H A D | clk-k210.c | 35 u8 div_shift; member 55 .div_shift = (_shift), \ 760 div_val = (reg >> cfg->div_shift) & GENMASK(cfg->div_width - 1, 0); in k210_clk_get_rate()
|
/openbmc/u-boot/drivers/clk/mvebu/ |
H A D | armada-37xx-periph.c | 77 int div_shift[2]; member 115 .div_shift[0] = _s0, \ 116 .div_shift[1] = _s1, \ 131 .div_shift[0] = _s, \ 145 .div_shift[0] = _s, \ 165 .div_shift[0] = _s, \ 179 .div_shift[0] = _s0, \ 180 .div_shift[1] = _s1, \ 280 reg = (reg >> clk->div_shift[idx]) & clk->div_mask[idx]; in get_div() 296 reg &= ~(clk->div_mask[idx] << clk->div_shift[idx]); in set_div_val() [all …]
|
/openbmc/linux/sound/soc/fsl/ |
H A D | fsl_mqs.c | 57 int div_shift; member 97 (div - 1) << mqs_priv->soc->div_shift); in fsl_mqs_hw_params() 318 .div_shift = MQS_CLK_DIV_SHIFT, 331 .div_shift = IMX6SX_GPR2_MQS_CLK_DIV_SHIFT, 344 .div_shift = 8,
|
/openbmc/u-boot/drivers/clk/rockchip/ |
H A D | clk_rk3368.c | 360 uint8_t div_shift; member 368 [0] = { .reg = 45, .div_shift = 0, .sel_shift = 7, }, 369 [1] = { .reg = 45, .div_shift = 8, .sel_shift = 15, }, 370 [2] = { .reg = 46, .div_shift = 8, .sel_shift = 15, }, 394 div = extract_bits(val, 7, spiclk->div_shift); in rk3368_spi_get_clk() 419 ((0x7f << spiclk->div_shift) | in rk3368_spi_set_clk() 421 ((src_clk_div << spiclk->div_shift) | in rk3368_spi_set_clk()
|
H A D | clk_rk3399.c | 601 uint8_t div_shift; member 613 .div_shift = CLK_SPI0_PLL_DIV_CON_SHIFT, 616 .div_shift = CLK_SPI1_PLL_DIV_CON_SHIFT, 619 .div_shift = CLK_SPI2_PLL_DIV_CON_SHIFT, 622 .div_shift = CLK_SPI4_PLL_DIV_CON_SHIFT, 625 .div_shift = CLK_SPI5_PLL_DIV_CON_SHIFT, 645 div = bitfield_extract(val, spiclk->div_shift, in rk3399_spi_get_clk() 670 ((CLK_SPI_PLL_DIV_CON_MASK << spiclk->div_shift) | in rk3399_spi_set_clk() 672 ((src_clk_div << spiclk->div_shift) | in rk3399_spi_set_clk()
|
/openbmc/linux/drivers/clk/x86/ |
H A D | clk-cgu.h | 182 u8 div_shift; member 232 .div_shift = _shift, \ 272 .div_shift = _shift, \ 292 .div_shift = _shift, \
|
H A D | clk-cgu.c | 30 lgm_set_clk_val(ctx->membase, list->div_off, list->div_shift, in lgm_clk_register_fixed() 199 u8 shift = list->div_shift; in lgm_clk_register_divider() 251 lgm_set_clk_val(ctx->membase, list->div_off, list->div_shift, in lgm_clk_register_fixed_factor()
|
/openbmc/linux/drivers/clk/imx/ |
H A D | clk-pllv3.c | 53 u32 div_shift; member 115 u32 div = (readl_relaxed(pll->base) >> pll->div_shift) & pll->div_mask; in clk_pllv3_recalc_rate() 143 val &= ~(pll->div_mask << pll->div_shift); in clk_pllv3_set_rate() 144 val |= (div << pll->div_shift); in clk_pllv3_set_rate() 439 pll->div_shift = 1; in imx_clk_hw_pllv3()
|
/openbmc/linux/drivers/clk/mediatek/ |
H A D | clk-mtk.h | 190 unsigned char div_shift; member 201 .div_shift = _shift, \
|
H A D | clk-mt8167-apmixedsys.c | 82 .div_shift = _shift, \
|
H A D | clk-mt8516.c | 474 .div_shift = _shift, \
|
H A D | clk-mt8167.c | 663 .div_shift = _shift, \
|
H A D | clk-mt8365.c | 547 .div_shift = _shift, \
|
/openbmc/linux/drivers/clk/at91/ |
H A D | clk-sam9x60-pll.c | 346 (div << core->layout->div_shift) | ena_val); in sam9x60_div_pll_set_div() 367 cdiv = (val & core->layout->div_mask) >> core->layout->div_shift; in sam9x60_div_pll_set() 513 cdiv = (val & core->layout->div_mask) >> core->layout->div_shift; in sam9x60_div_pll_set_rate_chg() 569 cdiv = (val & core.layout->div_mask) >> core.layout->div_shift; in sam9x60_div_pll_notifier_fn()
|
H A D | pmc.h | 65 u8 div_shift; member
|
H A D | sam9x60.c | 56 .div_shift = 0,
|
/openbmc/linux/drivers/mfd/ |
H A D | db8500-prcmu.c | 523 u32 div_shift; member 530 .div_shift = PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_SHIFT, 535 .div_shift = PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_SHIFT, 540 .div_shift = PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_SHIFT, 1534 div = ((div & dsiescclk[n].div_mask) >> (dsiescclk[n].div_shift)); in dsiescclk_rate() 1899 val |= (min(div, (u32)255) << dsiescclk[n].div_shift); in set_dsiescclk_rate()
|
/openbmc/linux/drivers/clk/tegra/ |
H A D | clk-tegra-periph.c | 832 u8 div_shift; member 843 .div_shift = _div_shift,\ 967 data->div_shift, 8, 1, data->lock); in init_pllp()
|